xref: /rk3399_rockchip-uboot/include/configs/MPC832XEMDS.h (revision 72cd4087c9644812b0fff9440e88e986d259bf41)
124c3aca3SDave Liu /*
224c3aca3SDave Liu  * Copyright (C) 2006 Freescale Semiconductor, Inc.
324c3aca3SDave Liu  *
424c3aca3SDave Liu  * This program is free software; you can redistribute it and/or
524c3aca3SDave Liu  * modify it under the terms of the GNU General Public License as
624c3aca3SDave Liu  * published by the Free Software Foundation; either version 2 of
724c3aca3SDave Liu  * the License, or (at your option) any later version.
824c3aca3SDave Liu  *
924c3aca3SDave Liu  * This program is distributed in the hope that it will be useful,
1024c3aca3SDave Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1124c3aca3SDave Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1224c3aca3SDave Liu  * GNU General Public License for more details.
1324c3aca3SDave Liu  *
1424c3aca3SDave Liu  * You should have received a copy of the GNU General Public License
1524c3aca3SDave Liu  * along with this program; if not, write to the Free Software
1624c3aca3SDave Liu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
1724c3aca3SDave Liu  * MA 02111-1307 USA
1824c3aca3SDave Liu  */
1924c3aca3SDave Liu 
2024c3aca3SDave Liu #ifndef __CONFIG_H
2124c3aca3SDave Liu #define __CONFIG_H
2224c3aca3SDave Liu 
2324c3aca3SDave Liu /*
2424c3aca3SDave Liu  * High Level Configuration Options
2524c3aca3SDave Liu  */
2624c3aca3SDave Liu #define CONFIG_E300		1	/* E300 family */
2724c3aca3SDave Liu #define CONFIG_QE		1	/* Has QE */
280f898604SPeter Tyser #define CONFIG_MPC83xx		1	/* MPC83xx family */
292c7920afSPeter Tyser #define CONFIG_MPC832x		1	/* MPC832x CPU specific */
3024c3aca3SDave Liu #define CONFIG_MPC832XEMDS	1	/* MPC832XEMDS board specific */
312ae18241SWolfgang Denk 
322ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xFE000000
3324c3aca3SDave Liu 
3424c3aca3SDave Liu /*
3524c3aca3SDave Liu  * System Clock Setup
3624c3aca3SDave Liu  */
3724c3aca3SDave Liu #ifdef CONFIG_PCISLAVE
3824c3aca3SDave Liu #define CONFIG_83XX_PCICLK	66000000	/* in HZ */
3924c3aca3SDave Liu #else
4024c3aca3SDave Liu #define CONFIG_83XX_CLKIN	66000000	/* in Hz */
4124c3aca3SDave Liu #endif
4224c3aca3SDave Liu 
4324c3aca3SDave Liu #ifndef CONFIG_SYS_CLK_FREQ
4424c3aca3SDave Liu #define CONFIG_SYS_CLK_FREQ	66000000
4524c3aca3SDave Liu #endif
4624c3aca3SDave Liu 
4724c3aca3SDave Liu /*
4824c3aca3SDave Liu  * Hardware Reset Configuration Word
4924c3aca3SDave Liu  */
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
5124c3aca3SDave Liu 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
5224c3aca3SDave Liu 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
5324c3aca3SDave Liu 	HRCWL_VCO_1X2 |\
5424c3aca3SDave Liu 	HRCWL_CSB_TO_CLKIN_2X1 |\
5524c3aca3SDave Liu 	HRCWL_CORE_TO_CSB_2X1 |\
5624c3aca3SDave Liu 	HRCWL_CE_PLL_VCO_DIV_2 |\
5724c3aca3SDave Liu 	HRCWL_CE_PLL_DIV_1X1 |\
5824c3aca3SDave Liu 	HRCWL_CE_TO_PLL_1X3)
5924c3aca3SDave Liu 
6024c3aca3SDave Liu #ifdef CONFIG_PCISLAVE
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
6224c3aca3SDave Liu 	HRCWH_PCI_AGENT |\
6324c3aca3SDave Liu 	HRCWH_PCI1_ARBITER_DISABLE |\
6424c3aca3SDave Liu 	HRCWH_CORE_ENABLE |\
6524c3aca3SDave Liu 	HRCWH_FROM_0XFFF00100 |\
6624c3aca3SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
6724c3aca3SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
6824c3aca3SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
6924c3aca3SDave Liu 	HRCWH_BIG_ENDIAN |\
7024c3aca3SDave Liu 	HRCWH_LALE_NORMAL)
7124c3aca3SDave Liu #else
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
7324c3aca3SDave Liu 	HRCWH_PCI_HOST |\
7424c3aca3SDave Liu 	HRCWH_PCI1_ARBITER_ENABLE |\
7524c3aca3SDave Liu 	HRCWH_CORE_ENABLE |\
7624c3aca3SDave Liu 	HRCWH_FROM_0X00000100 |\
7724c3aca3SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
7824c3aca3SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
7924c3aca3SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
8024c3aca3SDave Liu 	HRCWH_BIG_ENDIAN |\
8124c3aca3SDave Liu 	HRCWH_LALE_NORMAL)
8224c3aca3SDave Liu #endif
8324c3aca3SDave Liu 
8424c3aca3SDave Liu /*
8524c3aca3SDave Liu  * System IO Config
8624c3aca3SDave Liu  */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000
8824c3aca3SDave Liu 
8924c3aca3SDave Liu #define CONFIG_BOARD_EARLY_INIT_F	/* call board_pre_init */
9014778585STony Li #define CONFIG_BOARD_EARLY_INIT_R
9124c3aca3SDave Liu 
9224c3aca3SDave Liu /*
9324c3aca3SDave Liu  * IMMR new address
9424c3aca3SDave Liu  */
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
9624c3aca3SDave Liu 
9724c3aca3SDave Liu /*
9824c3aca3SDave Liu  * DDR Setup
9924c3aca3SDave Liu  */
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE	0x00000000	/* DDR is system memory */
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR	0x73000002	/* DDR II voltage is 1.8V */
10424c3aca3SDave Liu 
10524c3aca3SDave Liu #undef CONFIG_SPD_EEPROM
10624c3aca3SDave Liu #if defined(CONFIG_SPD_EEPROM)
10724c3aca3SDave Liu /* Determine DDR configuration from I2C interface
10824c3aca3SDave Liu  */
10924c3aca3SDave Liu #define SPD_EEPROM_ADDRESS	0x51	/* DDR SODIMM */
11024c3aca3SDave Liu #else
11124c3aca3SDave Liu /* Manually set up DDR parameters
11224c3aca3SDave Liu  */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		128	/* MB */
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	0x80840102
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0		0x00220802
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1		0x3935d322
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2		0x0f9048ca
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3		0x00000000
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL		0x02000000
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		0x44400232
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2		0x8000c000
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL		0x03200064
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x00000007
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	0x43080000
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000
12624c3aca3SDave Liu #endif
12724c3aca3SDave Liu 
12824c3aca3SDave Liu /*
12924c3aca3SDave Liu  * Memory test
13024c3aca3SDave Liu  */
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest region */
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00100000
13424c3aca3SDave Liu 
13524c3aca3SDave Liu /*
13624c3aca3SDave Liu  * The reserved memory
13724c3aca3SDave Liu  */
13814d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
13924c3aca3SDave Liu 
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
14224c3aca3SDave Liu #else
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
14424c3aca3SDave Liu #endif
14524c3aca3SDave Liu 
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
1474a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN	(384 * 1024)	/* Reserve 384 kB for Mon */
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(128 * 1024)	/* Reserved for malloc */
14924c3aca3SDave Liu 
15024c3aca3SDave Liu /*
15124c3aca3SDave Liu  * Initial RAM Base Address Setup
15224c3aca3SDave Liu  */
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
154989091acSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000	/* Initial RAM addr */
155553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM */
156989091acSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
157989091acSJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
15824c3aca3SDave Liu 
15924c3aca3SDave Liu /*
16024c3aca3SDave Liu  * Local Bus Configuration & Clock Setup
16124c3aca3SDave Liu  */
162c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP		LCRR_DBYP
163c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000
16524c3aca3SDave Liu 
16624c3aca3SDave Liu /*
16724c3aca3SDave Liu  * FLASH on the Local Bus
16824c3aca3SDave Liu  */
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
17000b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE	0xFE000000	/* FLASH base address */
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE	16	/* FLASH size is 16M */
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
17424c3aca3SDave Liu 
175989091acSJoe Hershberger 					/* Window base at flash base */
176989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000018	/* 32MB window size */
17824c3aca3SDave Liu 
179989091acSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
180989091acSJoe Hershberger 				| (2 << BR_PS_SHIFT)	/* 16 bit port */ \
181989091acSJoe Hershberger 				| BR_V)			/* valid */
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM	0xfe006ff7		/* 16MB Flash size */
18324c3aca3SDave Liu 
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128	/* sectors per device */
18624c3aca3SDave Liu 
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
18824c3aca3SDave Liu 
18924c3aca3SDave Liu /*
19024c3aca3SDave Liu  * BCSR on the Local Bus
19124c3aca3SDave Liu  */
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR			0xF8000000
193989091acSJoe Hershberger 					/* Access window base at BCSR base */
194989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_BCSR
195989091acSJoe Hershberger 					/* Access window size 32K */
196989091acSJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM	0x8000000E
19724c3aca3SDave Liu 
198989091acSJoe Hershberger 					/* Port size=8bit, MSEL=GPCM */
199989091acSJoe Hershberger #define CONFIG_SYS_BR1_PRELIM		(CONFIG_SYS_BCSR|0x00000801)
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0xFFFFE9f7	/* length 32K */
20124c3aca3SDave Liu 
20224c3aca3SDave Liu /*
20324c3aca3SDave Liu  * SDRAM on the Local Bus
20424c3aca3SDave Liu  */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM	/* The board has not SRDAM on local bus */
20624c3aca3SDave Liu 
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE	0xF0000000	/* SDRAM base address */
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
21024c3aca3SDave Liu 
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_LBC_SDRAM_BASE
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM	0x80000019	/* 64MB */
21324c3aca3SDave Liu 
21424c3aca3SDave Liu /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
21524c3aca3SDave Liu /*
21624c3aca3SDave Liu  * Base Register 2 and Option Register 2 configure SDRAM.
2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
21824c3aca3SDave Liu  *
21924c3aca3SDave Liu  * For BR2, need:
22024c3aca3SDave Liu  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
22124c3aca3SDave Liu  *    port size = 32-bits = BR2[19:20] = 11
22224c3aca3SDave Liu  *    no parity checking = BR2[21:22] = 00
22324c3aca3SDave Liu  *    SDRAM for MSEL = BR2[24:26] = 011
22424c3aca3SDave Liu  *    Valid = BR[31] = 1
22524c3aca3SDave Liu  *
22624c3aca3SDave Liu  * 0    4    8    12   16   20   24   28
22724c3aca3SDave Liu  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
22824c3aca3SDave Liu  *
2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
23024c3aca3SDave Liu  * the top 17 bits of BR2.
23124c3aca3SDave Liu  */
23224c3aca3SDave Liu 
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM	0xf0001861	/*Port size=32bit, MSEL=SDRAM */
23424c3aca3SDave Liu 
23524c3aca3SDave Liu /*
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
23724c3aca3SDave Liu  *
23824c3aca3SDave Liu  * For OR2, need:
23924c3aca3SDave Liu  *    64MB mask for AM, OR2[0:7] = 1111 1100
24024c3aca3SDave Liu  *                 XAM, OR2[17:18] = 11
24124c3aca3SDave Liu  *    9 columns OR2[19-21] = 010
24224c3aca3SDave Liu  *    13 rows   OR2[23-25] = 100
24324c3aca3SDave Liu  *    EAD set for extra time OR[31] = 1
24424c3aca3SDave Liu  *
24524c3aca3SDave Liu  * 0    4    8    12   16   20   24   28
24624c3aca3SDave Liu  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
24724c3aca3SDave Liu  */
24824c3aca3SDave Liu 
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM	0xfc006901
25024c3aca3SDave Liu 
251989091acSJoe Hershberger 				/* LB sdram refresh timer, about 6us */
252989091acSJoe Hershberger #define CONFIG_SYS_LBC_LSRT	0x32000000
253989091acSJoe Hershberger 				/* LB refresh timer prescal, 266MHz/32 */
254989091acSJoe Hershberger #define CONFIG_SYS_LBC_MRTPR	0x20000000
25524c3aca3SDave Liu 
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON	0x0063b723
25724c3aca3SDave Liu 
25824c3aca3SDave Liu #endif
25924c3aca3SDave Liu 
26024c3aca3SDave Liu /*
26124c3aca3SDave Liu  * Windows to access PIB via local bus
26224c3aca3SDave Liu  */
263989091acSJoe Hershberger 					/* windows base 0xf8008000 */
264989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR3_PRELIM	0xf8008000
265989091acSJoe Hershberger 					/* windows size 64KB */
266989091acSJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM	0x8000000f
26724c3aca3SDave Liu 
26824c3aca3SDave Liu /*
26924c3aca3SDave Liu  * CS2 on Local Bus, to PIB
27024c3aca3SDave Liu  */
271989091acSJoe Hershberger 				/* CS2 base address at 0xf8008000 */
272989091acSJoe Hershberger #define CONFIG_SYS_BR2_PRELIM	0xf8008801
273989091acSJoe Hershberger 				/* size 32KB, port size 8bit, GPCM */
274989091acSJoe Hershberger #define CONFIG_SYS_OR2_PRELIM	0xffffe9f7
27524c3aca3SDave Liu 
27624c3aca3SDave Liu /*
27724c3aca3SDave Liu  * CS3 on Local Bus, to PIB
27824c3aca3SDave Liu  */
279989091acSJoe Hershberger 				/* CS3 base address at 0xf8010000 */
280989091acSJoe Hershberger #define CONFIG_SYS_BR3_PRELIM	0xf8010801
281989091acSJoe Hershberger 				/* size 32KB, port size 8bit, GPCM */
282989091acSJoe Hershberger #define CONFIG_SYS_OR3_PRELIM	0xffffe9f7
28324c3aca3SDave Liu 
28424c3aca3SDave Liu /*
28524c3aca3SDave Liu  * Serial Port
28624c3aca3SDave Liu  */
28724c3aca3SDave Liu #define CONFIG_CONS_INDEX	1
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
29224c3aca3SDave Liu 
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
29424c3aca3SDave Liu 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
29524c3aca3SDave Liu 
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
29824c3aca3SDave Liu 
29922d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
300a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support   */
30124c3aca3SDave Liu /* Use the HUSH parser */
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
30524c3aca3SDave Liu #endif
30624c3aca3SDave Liu 
30724c3aca3SDave Liu /* pass open firmware flat tree */
30835cc4e48SKim Phillips #define CONFIG_OF_LIBFDT	1
30924c3aca3SDave Liu #define CONFIG_OF_BOARD_SETUP	1
3105b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS	1
31124c3aca3SDave Liu 
31224c3aca3SDave Liu /* I2C */
31324c3aca3SDave Liu #define CONFIG_HARD_I2C		/* I2C with hardware support */
31424c3aca3SDave Liu #undef CONFIG_SOFT_I2C		/* I2C bit-banged */
31524c3aca3SDave Liu #define CONFIG_FSL_I2C
3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED	400000	/* I2C speed and slave address */
3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE	0x7F
3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x51}	/* Don't probe these addrs */
3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET	0x3000
32024c3aca3SDave Liu 
32124c3aca3SDave Liu /*
32224c3aca3SDave Liu  * Config on-board RTC
32324c3aca3SDave Liu  */
32424c3aca3SDave Liu #define CONFIG_RTC_DS1374		/* use ds1374 rtc via i2c */
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68	/* at address 0x68 */
32624c3aca3SDave Liu 
32724c3aca3SDave Liu /*
32824c3aca3SDave Liu  * General PCI
32924c3aca3SDave Liu  * Addresses are mapped 1-1.
33024c3aca3SDave Liu  */
3319993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
3329993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
3339993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
3349993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
3359993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
3369993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
3379993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_BASE		0x00000000
3389993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_PHYS		0xE0300000
3399993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_SIZE		0x100000	/* 1M */
34024c3aca3SDave Liu 
3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
34424c3aca3SDave Liu 
34524c3aca3SDave Liu 
34624c3aca3SDave Liu #ifdef CONFIG_PCI
34724c3aca3SDave Liu 
34824c3aca3SDave Liu #define CONFIG_PCI_PNP		/* do pci plug-and-play */
3499993e196SKim Phillips #define CONFIG_83XX_PCI_STREAMING
35024c3aca3SDave Liu 
35124c3aca3SDave Liu #undef CONFIG_EEPRO100
35224c3aca3SDave Liu #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID	0x1957	/* Freescale */
35424c3aca3SDave Liu 
35524c3aca3SDave Liu #endif	/* CONFIG_PCI */
35624c3aca3SDave Liu 
35724c3aca3SDave Liu /*
35824c3aca3SDave Liu  * QE UEC ethernet configuration
35924c3aca3SDave Liu  */
36024c3aca3SDave Liu #define CONFIG_UEC_ETH
36178b7a8efSKim Phillips #define CONFIG_ETHPRIME		"UEC0"
36224c3aca3SDave Liu 
36324c3aca3SDave Liu #define CONFIG_UEC_ETH1		/* ETH3 */
36424c3aca3SDave Liu 
36524c3aca3SDave Liu #ifdef CONFIG_UEC_ETH1
3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM	2	/* UCC3 */
3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK		QE_CLK9
3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK		QE_CLK10
3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR	3
371865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
372582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
37324c3aca3SDave Liu #endif
37424c3aca3SDave Liu 
37524c3aca3SDave Liu #define CONFIG_UEC_ETH2		/* ETH4 */
37624c3aca3SDave Liu 
37724c3aca3SDave Liu #ifdef CONFIG_UEC_ETH2
3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM	3	/* UCC4 */
3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK		QE_CLK7
3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK		QE_CLK8
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE	FAST_ETH
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR	4
383865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
384582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED	100
38524c3aca3SDave Liu #endif
38624c3aca3SDave Liu 
38724c3aca3SDave Liu /*
38824c3aca3SDave Liu  * Environment
38924c3aca3SDave Liu  */
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
3915a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
392989091acSJoe Hershberger 	#define CONFIG_ENV_ADDR		\
393989091acSJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
3940e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000
3950e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
39624c3aca3SDave Liu #else
3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH	1	/* Flash is not usable now */
39893f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4000e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
40124c3aca3SDave Liu #endif
40224c3aca3SDave Liu 
40324c3aca3SDave Liu #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
40524c3aca3SDave Liu 
4068ea5499aSJon Loeliger /*
407079a136cSJon Loeliger  * BOOTP options
408079a136cSJon Loeliger  */
409079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
410079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH
411079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY
412079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME
413079a136cSJon Loeliger 
414079a136cSJon Loeliger 
415079a136cSJon Loeliger /*
4168ea5499aSJon Loeliger  * Command line configuration.
4178ea5499aSJon Loeliger  */
4188ea5499aSJon Loeliger #include <config_cmd_default.h>
4198ea5499aSJon Loeliger 
4208ea5499aSJon Loeliger #define CONFIG_CMD_PING
4218ea5499aSJon Loeliger #define CONFIG_CMD_I2C
4228ea5499aSJon Loeliger #define CONFIG_CMD_ASKENV
4238ea5499aSJon Loeliger 
42424c3aca3SDave Liu #if defined(CONFIG_PCI)
4258ea5499aSJon Loeliger     #define CONFIG_CMD_PCI
42624c3aca3SDave Liu #endif
42724c3aca3SDave Liu 
4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
429bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
4308ea5499aSJon Loeliger     #undef CONFIG_CMD_LOADS
4318ea5499aSJon Loeliger #endif
4328ea5499aSJon Loeliger 
43324c3aca3SDave Liu 
43424c3aca3SDave Liu #undef CONFIG_WATCHDOG		/* watchdog disabled */
43524c3aca3SDave Liu 
43624c3aca3SDave Liu /*
43724c3aca3SDave Liu  * Miscellaneous configurable options
43824c3aca3SDave Liu  */
4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP	/* undef to save memory */
4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "	/* Monitor Command Prompt */
44224c3aca3SDave Liu 
4438ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB)
4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
44524c3aca3SDave Liu #else
4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
44724c3aca3SDave Liu #endif
44824c3aca3SDave Liu 
449989091acSJoe Hershberger 				/* Print Buffer Size */
450989091acSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
452989091acSJoe Hershberger 				/* Boot Argument Buffer Size */
453989091acSJoe Hershberger #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms ticks */
45524c3aca3SDave Liu 
45624c3aca3SDave Liu /*
45724c3aca3SDave Liu  * For booting Linux, the board info and command line data
4589f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
45924c3aca3SDave Liu  * the maximum mapped by the Linux kernel during initialization.
46024c3aca3SDave Liu  */
461989091acSJoe Hershberger 					/* Initial Memory map for Linux */
462989091acSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ		(256 << 20)
46324c3aca3SDave Liu 
46424c3aca3SDave Liu /*
46524c3aca3SDave Liu  * Core HID Setup
46624c3aca3SDave Liu  */
4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
4681a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
4691a2e203bSKim Phillips 				 HID0_ENABLE_INSTRUCTION_CACHE)
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
47124c3aca3SDave Liu 
47224c3aca3SDave Liu /*
47324c3aca3SDave Liu  * MMU Setup
47424c3aca3SDave Liu  */
47524c3aca3SDave Liu 
47631d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
47731d82672SBecky Bruce 
47824c3aca3SDave Liu /* DDR: cache cacheable */
479989091acSJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
480*72cd4087SJoe Hershberger 				| BATL_PP_RW \
481989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
482989091acSJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
483989091acSJoe Hershberger 				| BATU_BL_256M \
484989091acSJoe Hershberger 				| BATU_VS \
485989091acSJoe Hershberger 				| BATU_VP)
4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
48824c3aca3SDave Liu 
48924c3aca3SDave Liu /* IMMRBAR & PCI IO: cache-inhibit and guarded */
490989091acSJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR \
491*72cd4087SJoe Hershberger 				| BATL_PP_RW \
492989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
493989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
494989091acSJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR \
495989091acSJoe Hershberger 				| BATU_BL_4M \
496989091acSJoe Hershberger 				| BATU_VS \
497989091acSJoe Hershberger 				| BATU_VP)
4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
50024c3aca3SDave Liu 
50124c3aca3SDave Liu /* BCSR: cache-inhibit and guarded */
502989091acSJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_BCSR \
503*72cd4087SJoe Hershberger 				| BATL_PP_RW \
504989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
505989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
506989091acSJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_BCSR \
507989091acSJoe Hershberger 				| BATU_BL_128K \
508989091acSJoe Hershberger 				| BATU_VS \
509989091acSJoe Hershberger 				| BATU_VP)
5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
51224c3aca3SDave Liu 
51324c3aca3SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */
514989091acSJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_FLASH_BASE \
515*72cd4087SJoe Hershberger 				| BATL_PP_RW \
516989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
517989091acSJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_FLASH_BASE \
518989091acSJoe Hershberger 				| BATU_BL_32M \
519989091acSJoe Hershberger 				| BATU_VS \
520989091acSJoe Hershberger 				| BATU_VP)
521989091acSJoe Hershberger #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_FLASH_BASE \
522*72cd4087SJoe Hershberger 				| BATL_PP_RW \
523989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
524989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
52624c3aca3SDave Liu 
5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(0)
5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(0)
5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
53124c3aca3SDave Liu 
53224c3aca3SDave Liu /* Stack in dcache: cacheable, no memory coherence */
533*72cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
534989091acSJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR \
535989091acSJoe Hershberger 				| BATU_BL_128K \
536989091acSJoe Hershberger 				| BATU_VS \
537989091acSJoe Hershberger 				| BATU_VP)
5386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
5396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
54024c3aca3SDave Liu 
54124c3aca3SDave Liu #ifdef CONFIG_PCI
54224c3aca3SDave Liu /* PCI MEM space: cacheable */
543989091acSJoe Hershberger #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI1_MEM_PHYS \
544*72cd4087SJoe Hershberger 				| BATL_PP_RW \
545989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
546989091acSJoe Hershberger #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI1_MEM_PHYS \
547989091acSJoe Hershberger 				| BATU_BL_256M \
548989091acSJoe Hershberger 				| BATU_VS \
549989091acSJoe Hershberger 				| BATU_VP)
5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
55224c3aca3SDave Liu /* PCI MMIO space: cache-inhibit and guarded */
553989091acSJoe Hershberger #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI1_MMIO_PHYS \
554*72cd4087SJoe Hershberger 				| BATL_PP_RW \
555989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
556989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
557989091acSJoe Hershberger #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI1_MMIO_PHYS \
558989091acSJoe Hershberger 				| BATU_BL_256M \
559989091acSJoe Hershberger 				| BATU_VS \
560989091acSJoe Hershberger 				| BATU_VP)
5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
56324c3aca3SDave Liu #else
5646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(0)
5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0)
5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
57224c3aca3SDave Liu #endif
57324c3aca3SDave Liu 
5748ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB)
57524c3aca3SDave Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
57624c3aca3SDave Liu #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
57724c3aca3SDave Liu #endif
57824c3aca3SDave Liu 
57924c3aca3SDave Liu /*
58024c3aca3SDave Liu  * Environment Configuration
5819993e196SKim Phillips  */ #define CONFIG_ENV_OVERWRITE
58224c3aca3SDave Liu 
58324c3aca3SDave Liu #if defined(CONFIG_UEC_ETH)
584977b5758SKim Phillips #define CONFIG_HAS_ETH0
58524c3aca3SDave Liu #define CONFIG_HAS_ETH1
58624c3aca3SDave Liu #endif
58724c3aca3SDave Liu 
58824c3aca3SDave Liu #define CONFIG_BAUDRATE	115200
58924c3aca3SDave Liu 
59079f516bcSKim Phillips #define CONFIG_LOADADDR	800000	/* default location for tftp and bootm */
59124c3aca3SDave Liu 
59224c3aca3SDave Liu #define CONFIG_BOOTDELAY 6	/* -1 disables auto-boot */
59324c3aca3SDave Liu #undef  CONFIG_BOOTARGS		/* the boot command will set bootargs */
59424c3aca3SDave Liu 
59524c3aca3SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS					\
59624c3aca3SDave Liu 	"netdev=eth0\0"							\
59724c3aca3SDave Liu 	"consoledev=ttyS0\0"						\
59824c3aca3SDave Liu 	"ramdiskaddr=1000000\0"						\
59924c3aca3SDave Liu 	"ramdiskfile=ramfs.83xx\0"					\
60079f516bcSKim Phillips 	"fdtaddr=780000\0"						\
601270fe261SKim Phillips 	"fdtfile=mpc832x_mds.dtb\0"					\
60224c3aca3SDave Liu 	""
60324c3aca3SDave Liu 
60424c3aca3SDave Liu #define CONFIG_NFSBOOTCOMMAND						\
60524c3aca3SDave Liu 	"setenv bootargs root=/dev/nfs rw "				\
60624c3aca3SDave Liu 		"nfsroot=$serverip:$rootpath "				\
607989091acSJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
608989091acSJoe Hershberger 							"$netdev:off "	\
60924c3aca3SDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
61024c3aca3SDave Liu 	"tftp $loadaddr $bootfile;"					\
61124c3aca3SDave Liu 	"tftp $fdtaddr $fdtfile;"					\
61224c3aca3SDave Liu 	"bootm $loadaddr - $fdtaddr"
61324c3aca3SDave Liu 
61424c3aca3SDave Liu #define CONFIG_RAMBOOTCOMMAND						\
61524c3aca3SDave Liu 	"setenv bootargs root=/dev/ram rw "				\
61624c3aca3SDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
61724c3aca3SDave Liu 	"tftp $ramdiskaddr $ramdiskfile;"				\
61824c3aca3SDave Liu 	"tftp $loadaddr $bootfile;"					\
61924c3aca3SDave Liu 	"tftp $fdtaddr $fdtfile;"					\
62024c3aca3SDave Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
62124c3aca3SDave Liu 
62224c3aca3SDave Liu 
62324c3aca3SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
62424c3aca3SDave Liu 
62524c3aca3SDave Liu #endif	/* __CONFIG_H */
626