124c3aca3SDave Liu /* 224c3aca3SDave Liu * Copyright (C) 2006 Freescale Semiconductor, Inc. 324c3aca3SDave Liu * 424c3aca3SDave Liu * This program is free software; you can redistribute it and/or 524c3aca3SDave Liu * modify it under the terms of the GNU General Public License as 624c3aca3SDave Liu * published by the Free Software Foundation; either version 2 of 724c3aca3SDave Liu * the License, or (at your option) any later version. 824c3aca3SDave Liu * 924c3aca3SDave Liu * This program is distributed in the hope that it will be useful, 1024c3aca3SDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 1124c3aca3SDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1224c3aca3SDave Liu * GNU General Public License for more details. 1324c3aca3SDave Liu * 1424c3aca3SDave Liu * You should have received a copy of the GNU General Public License 1524c3aca3SDave Liu * along with this program; if not, write to the Free Software 1624c3aca3SDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 1724c3aca3SDave Liu * MA 02111-1307 USA 1824c3aca3SDave Liu */ 1924c3aca3SDave Liu 2024c3aca3SDave Liu #ifndef __CONFIG_H 2124c3aca3SDave Liu #define __CONFIG_H 2224c3aca3SDave Liu 2324c3aca3SDave Liu /* 2424c3aca3SDave Liu * High Level Configuration Options 2524c3aca3SDave Liu */ 2624c3aca3SDave Liu #define CONFIG_E300 1 /* E300 family */ 2724c3aca3SDave Liu #define CONFIG_QE 1 /* Has QE */ 280f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 292c7920afSPeter Tyser #define CONFIG_MPC832x 1 /* MPC832x CPU specific */ 3024c3aca3SDave Liu #define CONFIG_MPC832XEMDS 1 /* MPC832XEMDS board specific */ 312ae18241SWolfgang Denk 322ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 3324c3aca3SDave Liu 3424c3aca3SDave Liu /* 3524c3aca3SDave Liu * System Clock Setup 3624c3aca3SDave Liu */ 3724c3aca3SDave Liu #ifdef CONFIG_PCISLAVE 3824c3aca3SDave Liu #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ 3924c3aca3SDave Liu #else 4024c3aca3SDave Liu #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 4124c3aca3SDave Liu #endif 4224c3aca3SDave Liu 4324c3aca3SDave Liu #ifndef CONFIG_SYS_CLK_FREQ 4424c3aca3SDave Liu #define CONFIG_SYS_CLK_FREQ 66000000 4524c3aca3SDave Liu #endif 4624c3aca3SDave Liu 4724c3aca3SDave Liu /* 4824c3aca3SDave Liu * Hardware Reset Configuration Word 4924c3aca3SDave Liu */ 506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 5124c3aca3SDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 5224c3aca3SDave Liu HRCWL_DDR_TO_SCB_CLK_2X1 |\ 5324c3aca3SDave Liu HRCWL_VCO_1X2 |\ 5424c3aca3SDave Liu HRCWL_CSB_TO_CLKIN_2X1 |\ 5524c3aca3SDave Liu HRCWL_CORE_TO_CSB_2X1 |\ 5624c3aca3SDave Liu HRCWL_CE_PLL_VCO_DIV_2 |\ 5724c3aca3SDave Liu HRCWL_CE_PLL_DIV_1X1 |\ 5824c3aca3SDave Liu HRCWL_CE_TO_PLL_1X3) 5924c3aca3SDave Liu 6024c3aca3SDave Liu #ifdef CONFIG_PCISLAVE 616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 6224c3aca3SDave Liu HRCWH_PCI_AGENT |\ 6324c3aca3SDave Liu HRCWH_PCI1_ARBITER_DISABLE |\ 6424c3aca3SDave Liu HRCWH_CORE_ENABLE |\ 6524c3aca3SDave Liu HRCWH_FROM_0XFFF00100 |\ 6624c3aca3SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 6724c3aca3SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 6824c3aca3SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 6924c3aca3SDave Liu HRCWH_BIG_ENDIAN |\ 7024c3aca3SDave Liu HRCWH_LALE_NORMAL) 7124c3aca3SDave Liu #else 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 7324c3aca3SDave Liu HRCWH_PCI_HOST |\ 7424c3aca3SDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 7524c3aca3SDave Liu HRCWH_CORE_ENABLE |\ 7624c3aca3SDave Liu HRCWH_FROM_0X00000100 |\ 7724c3aca3SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 7824c3aca3SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 7924c3aca3SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 8024c3aca3SDave Liu HRCWH_BIG_ENDIAN |\ 8124c3aca3SDave Liu HRCWH_LALE_NORMAL) 8224c3aca3SDave Liu #endif 8324c3aca3SDave Liu 8424c3aca3SDave Liu /* 8524c3aca3SDave Liu * System IO Config 8624c3aca3SDave Liu */ 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 8824c3aca3SDave Liu 8924c3aca3SDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 9014778585STony Li #define CONFIG_BOARD_EARLY_INIT_R 9124c3aca3SDave Liu 9224c3aca3SDave Liu /* 9324c3aca3SDave Liu * IMMR new address 9424c3aca3SDave Liu */ 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 9624c3aca3SDave Liu 9724c3aca3SDave Liu /* 9824c3aca3SDave Liu * DDR Setup 9924c3aca3SDave Liu */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */ 10424c3aca3SDave Liu 10524c3aca3SDave Liu #undef CONFIG_SPD_EEPROM 10624c3aca3SDave Liu #if defined(CONFIG_SPD_EEPROM) 10724c3aca3SDave Liu /* Determine DDR configuration from I2C interface 10824c3aca3SDave Liu */ 10924c3aca3SDave Liu #define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */ 11024c3aca3SDave Liu #else 11124c3aca3SDave Liu /* Manually set up DDR parameters 11224c3aca3SDave Liu */ 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 114*2fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 115*2fef4020SJoe Hershberger | CSCONFIG_AP \ 116*2fef4020SJoe Hershberger | CSCONFIG_ODT_WR_CFG \ 117*2fef4020SJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 118*2fef4020SJoe Hershberger | CSCONFIG_COL_BIT_10) 119*2fef4020SJoe Hershberger /* 0x80840102 */ 120*2fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 121*2fef4020SJoe Hershberger | (0 << TIMING_CFG0_WRT_SHIFT) \ 122*2fef4020SJoe Hershberger | (0 << TIMING_CFG0_RRT_SHIFT) \ 123*2fef4020SJoe Hershberger | (0 << TIMING_CFG0_WWT_SHIFT) \ 124*2fef4020SJoe Hershberger | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 125*2fef4020SJoe Hershberger | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 126*2fef4020SJoe Hershberger | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 127*2fef4020SJoe Hershberger | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 128*2fef4020SJoe Hershberger /* 0x00220802 */ 129*2fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 130*2fef4020SJoe Hershberger | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 131*2fef4020SJoe Hershberger | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 132*2fef4020SJoe Hershberger | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 133*2fef4020SJoe Hershberger | (13 << TIMING_CFG1_REFREC_SHIFT) \ 134*2fef4020SJoe Hershberger | (3 << TIMING_CFG1_WRREC_SHIFT) \ 135*2fef4020SJoe Hershberger | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 136*2fef4020SJoe Hershberger | (2 << TIMING_CFG1_WRTORD_SHIFT)) 137*2fef4020SJoe Hershberger /* 0x3935D322 */ 138*2fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \ 139*2fef4020SJoe Hershberger | (31 << TIMING_CFG2_CPO_SHIFT) \ 140*2fef4020SJoe Hershberger | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 141*2fef4020SJoe Hershberger | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 142*2fef4020SJoe Hershberger | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 143*2fef4020SJoe Hershberger | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 144*2fef4020SJoe Hershberger | (10 << TIMING_CFG2_FOUR_ACT_SHIFT)) 145*2fef4020SJoe Hershberger /* 0x0F9048CA */ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 147*2fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 148*2fef4020SJoe Hershberger /* 0x02000000 */ 149*2fef4020SJoe Hershberger #define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \ 150*2fef4020SJoe Hershberger | (0x0232 << SDRAM_MODE_SD_SHIFT)) 151*2fef4020SJoe Hershberger /* 0x44400232 */ 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 153*2fef4020SJoe Hershberger #define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \ 154*2fef4020SJoe Hershberger | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 155*2fef4020SJoe Hershberger /* 0x03200064 */ 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 157*2fef4020SJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 158*2fef4020SJoe Hershberger | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 159*2fef4020SJoe Hershberger | SDRAM_CFG_32_BE) 160*2fef4020SJoe Hershberger /* 0x43080000 */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 16224c3aca3SDave Liu #endif 16324c3aca3SDave Liu 16424c3aca3SDave Liu /* 16524c3aca3SDave Liu * Memory test 16624c3aca3SDave Liu */ 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 17024c3aca3SDave Liu 17124c3aca3SDave Liu /* 17224c3aca3SDave Liu * The reserved memory 17324c3aca3SDave Liu */ 17414d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 17524c3aca3SDave Liu 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 17824c3aca3SDave Liu #else 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 18024c3aca3SDave Liu #endif 18124c3aca3SDave Liu 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 1834a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 18524c3aca3SDave Liu 18624c3aca3SDave Liu /* 18724c3aca3SDave Liu * Initial RAM Base Address Setup 18824c3aca3SDave Liu */ 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 190989091acSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM addr */ 191553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 192989091acSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 193989091acSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 19424c3aca3SDave Liu 19524c3aca3SDave Liu /* 19624c3aca3SDave Liu * Local Bus Configuration & Clock Setup 19724c3aca3SDave Liu */ 198c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 199c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 20124c3aca3SDave Liu 20224c3aca3SDave Liu /* 20324c3aca3SDave Liu * FLASH on the Local Bus 20424c3aca3SDave Liu */ 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 20600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */ 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 21024c3aca3SDave Liu 211989091acSJoe Hershberger /* Window base at flash base */ 212989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */ 21424c3aca3SDave Liu 215989091acSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 216989091acSJoe Hershberger | (2 << BR_PS_SHIFT) /* 16 bit port */ \ 217989091acSJoe Hershberger | BR_V) /* valid */ 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */ 21924c3aca3SDave Liu 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 22224c3aca3SDave Liu 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 22424c3aca3SDave Liu 22524c3aca3SDave Liu /* 22624c3aca3SDave Liu * BCSR on the Local Bus 22724c3aca3SDave Liu */ 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xF8000000 229989091acSJoe Hershberger /* Access window base at BCSR base */ 230989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 231989091acSJoe Hershberger /* Access window size 32K */ 232989091acSJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E 23324c3aca3SDave Liu 234989091acSJoe Hershberger /* Port size=8bit, MSEL=GPCM */ 235989091acSJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */ 23724c3aca3SDave Liu 23824c3aca3SDave Liu /* 23924c3aca3SDave Liu * SDRAM on the Local Bus 24024c3aca3SDave Liu */ 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM /* The board has not SRDAM on local bus */ 24224c3aca3SDave Liu 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */ 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 24624c3aca3SDave Liu 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64MB */ 24924c3aca3SDave Liu 25024c3aca3SDave Liu /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */ 25124c3aca3SDave Liu /* 25224c3aca3SDave Liu * Base Register 2 and Option Register 2 configure SDRAM. 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 25424c3aca3SDave Liu * 25524c3aca3SDave Liu * For BR2, need: 25624c3aca3SDave Liu * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 25724c3aca3SDave Liu * port size = 32-bits = BR2[19:20] = 11 25824c3aca3SDave Liu * no parity checking = BR2[21:22] = 00 25924c3aca3SDave Liu * SDRAM for MSEL = BR2[24:26] = 011 26024c3aca3SDave Liu * Valid = BR[31] = 1 26124c3aca3SDave Liu * 26224c3aca3SDave Liu * 0 4 8 12 16 20 24 28 26324c3aca3SDave Liu * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 26424c3aca3SDave Liu * 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 26624c3aca3SDave Liu * the top 17 bits of BR2. 26724c3aca3SDave Liu */ 26824c3aca3SDave Liu 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 /*Port size=32bit, MSEL=SDRAM */ 27024c3aca3SDave Liu 27124c3aca3SDave Liu /* 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 27324c3aca3SDave Liu * 27424c3aca3SDave Liu * For OR2, need: 27524c3aca3SDave Liu * 64MB mask for AM, OR2[0:7] = 1111 1100 27624c3aca3SDave Liu * XAM, OR2[17:18] = 11 27724c3aca3SDave Liu * 9 columns OR2[19-21] = 010 27824c3aca3SDave Liu * 13 rows OR2[23-25] = 100 27924c3aca3SDave Liu * EAD set for extra time OR[31] = 1 28024c3aca3SDave Liu * 28124c3aca3SDave Liu * 0 4 8 12 16 20 24 28 28224c3aca3SDave Liu * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 28324c3aca3SDave Liu */ 28424c3aca3SDave Liu 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 28624c3aca3SDave Liu 287989091acSJoe Hershberger /* LB sdram refresh timer, about 6us */ 288989091acSJoe Hershberger #define CONFIG_SYS_LBC_LSRT 0x32000000 289989091acSJoe Hershberger /* LB refresh timer prescal, 266MHz/32 */ 290989091acSJoe Hershberger #define CONFIG_SYS_LBC_MRTPR 0x20000000 29124c3aca3SDave Liu 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723 29324c3aca3SDave Liu 29424c3aca3SDave Liu #endif 29524c3aca3SDave Liu 29624c3aca3SDave Liu /* 29724c3aca3SDave Liu * Windows to access PIB via local bus 29824c3aca3SDave Liu */ 299989091acSJoe Hershberger /* windows base 0xf8008000 */ 300989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8008000 301989091acSJoe Hershberger /* windows size 64KB */ 302989091acSJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000f 30324c3aca3SDave Liu 30424c3aca3SDave Liu /* 30524c3aca3SDave Liu * CS2 on Local Bus, to PIB 30624c3aca3SDave Liu */ 307989091acSJoe Hershberger /* CS2 base address at 0xf8008000 */ 308989091acSJoe Hershberger #define CONFIG_SYS_BR2_PRELIM 0xf8008801 309989091acSJoe Hershberger /* size 32KB, port size 8bit, GPCM */ 310989091acSJoe Hershberger #define CONFIG_SYS_OR2_PRELIM 0xffffe9f7 31124c3aca3SDave Liu 31224c3aca3SDave Liu /* 31324c3aca3SDave Liu * CS3 on Local Bus, to PIB 31424c3aca3SDave Liu */ 315989091acSJoe Hershberger /* CS3 base address at 0xf8010000 */ 316989091acSJoe Hershberger #define CONFIG_SYS_BR3_PRELIM 0xf8010801 317989091acSJoe Hershberger /* size 32KB, port size 8bit, GPCM */ 318989091acSJoe Hershberger #define CONFIG_SYS_OR3_PRELIM 0xffffe9f7 31924c3aca3SDave Liu 32024c3aca3SDave Liu /* 32124c3aca3SDave Liu * Serial Port 32224c3aca3SDave Liu */ 32324c3aca3SDave Liu #define CONFIG_CONS_INDEX 1 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 32824c3aca3SDave Liu 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 33024c3aca3SDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 33124c3aca3SDave Liu 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 33424c3aca3SDave Liu 33522d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 336a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 33724c3aca3SDave Liu /* Use the HUSH parser */ 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 34124c3aca3SDave Liu #endif 34224c3aca3SDave Liu 34324c3aca3SDave Liu /* pass open firmware flat tree */ 34435cc4e48SKim Phillips #define CONFIG_OF_LIBFDT 1 34524c3aca3SDave Liu #define CONFIG_OF_BOARD_SETUP 1 3465b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 34724c3aca3SDave Liu 34824c3aca3SDave Liu /* I2C */ 34924c3aca3SDave Liu #define CONFIG_HARD_I2C /* I2C with hardware support */ 35024c3aca3SDave Liu #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 35124c3aca3SDave Liu #define CONFIG_FSL_I2C 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 35624c3aca3SDave Liu 35724c3aca3SDave Liu /* 35824c3aca3SDave Liu * Config on-board RTC 35924c3aca3SDave Liu */ 36024c3aca3SDave Liu #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 36224c3aca3SDave Liu 36324c3aca3SDave Liu /* 36424c3aca3SDave Liu * General PCI 36524c3aca3SDave Liu * Addresses are mapped 1-1. 36624c3aca3SDave Liu */ 3679993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3689993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3699993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3709993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3719993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3729993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3739993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3749993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000 3759993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 37624c3aca3SDave Liu 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 38024c3aca3SDave Liu 38124c3aca3SDave Liu 38224c3aca3SDave Liu #ifdef CONFIG_PCI 38324c3aca3SDave Liu 38424c3aca3SDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3859993e196SKim Phillips #define CONFIG_83XX_PCI_STREAMING 38624c3aca3SDave Liu 38724c3aca3SDave Liu #undef CONFIG_EEPRO100 38824c3aca3SDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 39024c3aca3SDave Liu 39124c3aca3SDave Liu #endif /* CONFIG_PCI */ 39224c3aca3SDave Liu 39324c3aca3SDave Liu /* 39424c3aca3SDave Liu * QE UEC ethernet configuration 39524c3aca3SDave Liu */ 39624c3aca3SDave Liu #define CONFIG_UEC_ETH 39778b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 39824c3aca3SDave Liu 39924c3aca3SDave Liu #define CONFIG_UEC_ETH1 /* ETH3 */ 40024c3aca3SDave Liu 40124c3aca3SDave Liu #ifdef CONFIG_UEC_ETH1 4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */ 4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK QE_CLK9 4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK QE_CLK10 4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 4066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR 3 407865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII 408582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 40924c3aca3SDave Liu #endif 41024c3aca3SDave Liu 41124c3aca3SDave Liu #define CONFIG_UEC_ETH2 /* ETH4 */ 41224c3aca3SDave Liu 41324c3aca3SDave Liu #ifdef CONFIG_UEC_ETH2 4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM 3 /* UCC4 */ 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK QE_CLK7 4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK QE_CLK8 4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR 4 419865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII 420582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 42124c3aca3SDave Liu #endif 42224c3aca3SDave Liu 42324c3aca3SDave Liu /* 42424c3aca3SDave Liu * Environment 42524c3aca3SDave Liu */ 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 4275a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 428989091acSJoe Hershberger #define CONFIG_ENV_ADDR \ 429989091acSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4300e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 4310e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 43224c3aca3SDave Liu #else 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 43493f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4360e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 43724c3aca3SDave Liu #endif 43824c3aca3SDave Liu 43924c3aca3SDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 44124c3aca3SDave Liu 4428ea5499aSJon Loeliger /* 443079a136cSJon Loeliger * BOOTP options 444079a136cSJon Loeliger */ 445079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 446079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH 447079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY 448079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME 449079a136cSJon Loeliger 450079a136cSJon Loeliger 451079a136cSJon Loeliger /* 4528ea5499aSJon Loeliger * Command line configuration. 4538ea5499aSJon Loeliger */ 4548ea5499aSJon Loeliger #include <config_cmd_default.h> 4558ea5499aSJon Loeliger 4568ea5499aSJon Loeliger #define CONFIG_CMD_PING 4578ea5499aSJon Loeliger #define CONFIG_CMD_I2C 4588ea5499aSJon Loeliger #define CONFIG_CMD_ASKENV 4598ea5499aSJon Loeliger 46024c3aca3SDave Liu #if defined(CONFIG_PCI) 4618ea5499aSJon Loeliger #define CONFIG_CMD_PCI 46224c3aca3SDave Liu #endif 46324c3aca3SDave Liu 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 465bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4668ea5499aSJon Loeliger #undef CONFIG_CMD_LOADS 4678ea5499aSJon Loeliger #endif 4688ea5499aSJon Loeliger 46924c3aca3SDave Liu 47024c3aca3SDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 47124c3aca3SDave Liu 47224c3aca3SDave Liu /* 47324c3aca3SDave Liu * Miscellaneous configurable options 47424c3aca3SDave Liu */ 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 47824c3aca3SDave Liu 4798ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 48124c3aca3SDave Liu #else 4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 48324c3aca3SDave Liu #endif 48424c3aca3SDave Liu 485989091acSJoe Hershberger /* Print Buffer Size */ 486989091acSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 488989091acSJoe Hershberger /* Boot Argument Buffer Size */ 489989091acSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 49124c3aca3SDave Liu 49224c3aca3SDave Liu /* 49324c3aca3SDave Liu * For booting Linux, the board info and command line data 4949f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 49524c3aca3SDave Liu * the maximum mapped by the Linux kernel during initialization. 49624c3aca3SDave Liu */ 497989091acSJoe Hershberger /* Initial Memory map for Linux */ 498989091acSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 49924c3aca3SDave Liu 50024c3aca3SDave Liu /* 50124c3aca3SDave Liu * Core HID Setup 50224c3aca3SDave Liu */ 5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5041a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 5051a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 50724c3aca3SDave Liu 50824c3aca3SDave Liu /* 50924c3aca3SDave Liu * MMU Setup 51024c3aca3SDave Liu */ 51124c3aca3SDave Liu 51231d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 51331d82672SBecky Bruce 51424c3aca3SDave Liu /* DDR: cache cacheable */ 515989091acSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 51672cd4087SJoe Hershberger | BATL_PP_RW \ 517989091acSJoe Hershberger | BATL_MEMCOHERENCE) 518989091acSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 519989091acSJoe Hershberger | BATU_BL_256M \ 520989091acSJoe Hershberger | BATU_VS \ 521989091acSJoe Hershberger | BATU_VP) 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 52424c3aca3SDave Liu 52524c3aca3SDave Liu /* IMMRBAR & PCI IO: cache-inhibit and guarded */ 526989091acSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \ 52772cd4087SJoe Hershberger | BATL_PP_RW \ 528989091acSJoe Hershberger | BATL_CACHEINHIBIT \ 529989091acSJoe Hershberger | BATL_GUARDEDSTORAGE) 530989091acSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \ 531989091acSJoe Hershberger | BATU_BL_4M \ 532989091acSJoe Hershberger | BATU_VS \ 533989091acSJoe Hershberger | BATU_VP) 5346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 53624c3aca3SDave Liu 53724c3aca3SDave Liu /* BCSR: cache-inhibit and guarded */ 538989091acSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR \ 53972cd4087SJoe Hershberger | BATL_PP_RW \ 540989091acSJoe Hershberger | BATL_CACHEINHIBIT \ 541989091acSJoe Hershberger | BATL_GUARDEDSTORAGE) 542989091acSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR \ 543989091acSJoe Hershberger | BATU_BL_128K \ 544989091acSJoe Hershberger | BATU_VS \ 545989091acSJoe Hershberger | BATU_VP) 5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 54824c3aca3SDave Liu 54924c3aca3SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 550989091acSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE \ 55172cd4087SJoe Hershberger | BATL_PP_RW \ 552989091acSJoe Hershberger | BATL_MEMCOHERENCE) 553989091acSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE \ 554989091acSJoe Hershberger | BATU_BL_32M \ 555989091acSJoe Hershberger | BATU_VS \ 556989091acSJoe Hershberger | BATU_VP) 557989091acSJoe Hershberger #define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE \ 55872cd4087SJoe Hershberger | BATL_PP_RW \ 559989091acSJoe Hershberger | BATL_CACHEINHIBIT \ 560989091acSJoe Hershberger | BATL_GUARDEDSTORAGE) 5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 56224c3aca3SDave Liu 5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 5646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 56724c3aca3SDave Liu 56824c3aca3SDave Liu /* Stack in dcache: cacheable, no memory coherence */ 56972cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 570989091acSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ 571989091acSJoe Hershberger | BATU_BL_128K \ 572989091acSJoe Hershberger | BATU_VS \ 573989091acSJoe Hershberger | BATU_VP) 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 57624c3aca3SDave Liu 57724c3aca3SDave Liu #ifdef CONFIG_PCI 57824c3aca3SDave Liu /* PCI MEM space: cacheable */ 579989091acSJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS \ 58072cd4087SJoe Hershberger | BATL_PP_RW \ 581989091acSJoe Hershberger | BATL_MEMCOHERENCE) 582989091acSJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS \ 583989091acSJoe Hershberger | BATU_BL_256M \ 584989091acSJoe Hershberger | BATU_VS \ 585989091acSJoe Hershberger | BATU_VP) 5866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 58824c3aca3SDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 589989091acSJoe Hershberger #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS \ 59072cd4087SJoe Hershberger | BATL_PP_RW \ 591989091acSJoe Hershberger | BATL_CACHEINHIBIT \ 592989091acSJoe Hershberger | BATL_GUARDEDSTORAGE) 593989091acSJoe Hershberger #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS \ 594989091acSJoe Hershberger | BATU_BL_256M \ 595989091acSJoe Hershberger | BATU_VS \ 596989091acSJoe Hershberger | BATU_VP) 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 59924c3aca3SDave Liu #else 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 60824c3aca3SDave Liu #endif 60924c3aca3SDave Liu 6108ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 61124c3aca3SDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 61224c3aca3SDave Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 61324c3aca3SDave Liu #endif 61424c3aca3SDave Liu 61524c3aca3SDave Liu /* 61624c3aca3SDave Liu * Environment Configuration 6179993e196SKim Phillips */ #define CONFIG_ENV_OVERWRITE 61824c3aca3SDave Liu 61924c3aca3SDave Liu #if defined(CONFIG_UEC_ETH) 620977b5758SKim Phillips #define CONFIG_HAS_ETH0 62124c3aca3SDave Liu #define CONFIG_HAS_ETH1 62224c3aca3SDave Liu #endif 62324c3aca3SDave Liu 62424c3aca3SDave Liu #define CONFIG_BAUDRATE 115200 62524c3aca3SDave Liu 62679f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 62724c3aca3SDave Liu 62824c3aca3SDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 62924c3aca3SDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 63024c3aca3SDave Liu 63124c3aca3SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 63224c3aca3SDave Liu "netdev=eth0\0" \ 63324c3aca3SDave Liu "consoledev=ttyS0\0" \ 63424c3aca3SDave Liu "ramdiskaddr=1000000\0" \ 63524c3aca3SDave Liu "ramdiskfile=ramfs.83xx\0" \ 63679f516bcSKim Phillips "fdtaddr=780000\0" \ 637270fe261SKim Phillips "fdtfile=mpc832x_mds.dtb\0" \ 63824c3aca3SDave Liu "" 63924c3aca3SDave Liu 64024c3aca3SDave Liu #define CONFIG_NFSBOOTCOMMAND \ 64124c3aca3SDave Liu "setenv bootargs root=/dev/nfs rw " \ 64224c3aca3SDave Liu "nfsroot=$serverip:$rootpath " \ 643989091acSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 644989091acSJoe Hershberger "$netdev:off " \ 64524c3aca3SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 64624c3aca3SDave Liu "tftp $loadaddr $bootfile;" \ 64724c3aca3SDave Liu "tftp $fdtaddr $fdtfile;" \ 64824c3aca3SDave Liu "bootm $loadaddr - $fdtaddr" 64924c3aca3SDave Liu 65024c3aca3SDave Liu #define CONFIG_RAMBOOTCOMMAND \ 65124c3aca3SDave Liu "setenv bootargs root=/dev/ram rw " \ 65224c3aca3SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 65324c3aca3SDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 65424c3aca3SDave Liu "tftp $loadaddr $bootfile;" \ 65524c3aca3SDave Liu "tftp $fdtaddr $fdtfile;" \ 65624c3aca3SDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 65724c3aca3SDave Liu 65824c3aca3SDave Liu 65924c3aca3SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 66024c3aca3SDave Liu 66124c3aca3SDave Liu #endif /* __CONFIG_H */ 662