124c3aca3SDave Liu /* 224c3aca3SDave Liu * Copyright (C) 2006 Freescale Semiconductor, Inc. 324c3aca3SDave Liu * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 524c3aca3SDave Liu */ 624c3aca3SDave Liu 724c3aca3SDave Liu #ifndef __CONFIG_H 824c3aca3SDave Liu #define __CONFIG_H 924c3aca3SDave Liu 10fdfaa29eSKim Phillips #define CONFIG_DISPLAY_BOARDINFO 11fdfaa29eSKim Phillips 1224c3aca3SDave Liu /* 1324c3aca3SDave Liu * High Level Configuration Options 1424c3aca3SDave Liu */ 1524c3aca3SDave Liu #define CONFIG_E300 1 /* E300 family */ 1624c3aca3SDave Liu #define CONFIG_QE 1 /* Has QE */ 172c7920afSPeter Tyser #define CONFIG_MPC832x 1 /* MPC832x CPU specific */ 1824c3aca3SDave Liu #define CONFIG_MPC832XEMDS 1 /* MPC832XEMDS board specific */ 192ae18241SWolfgang Denk 202ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 2124c3aca3SDave Liu 2224c3aca3SDave Liu /* 2324c3aca3SDave Liu * System Clock Setup 2424c3aca3SDave Liu */ 2524c3aca3SDave Liu #ifdef CONFIG_PCISLAVE 2624c3aca3SDave Liu #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ 2724c3aca3SDave Liu #else 2824c3aca3SDave Liu #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ 2924c3aca3SDave Liu #endif 3024c3aca3SDave Liu 3124c3aca3SDave Liu #ifndef CONFIG_SYS_CLK_FREQ 3224c3aca3SDave Liu #define CONFIG_SYS_CLK_FREQ 66000000 3324c3aca3SDave Liu #endif 3424c3aca3SDave Liu 3524c3aca3SDave Liu /* 3624c3aca3SDave Liu * Hardware Reset Configuration Word 3724c3aca3SDave Liu */ 386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 3924c3aca3SDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 4024c3aca3SDave Liu HRCWL_DDR_TO_SCB_CLK_2X1 |\ 4124c3aca3SDave Liu HRCWL_VCO_1X2 |\ 4224c3aca3SDave Liu HRCWL_CSB_TO_CLKIN_2X1 |\ 4324c3aca3SDave Liu HRCWL_CORE_TO_CSB_2X1 |\ 4424c3aca3SDave Liu HRCWL_CE_PLL_VCO_DIV_2 |\ 4524c3aca3SDave Liu HRCWL_CE_PLL_DIV_1X1 |\ 4624c3aca3SDave Liu HRCWL_CE_TO_PLL_1X3) 4724c3aca3SDave Liu 4824c3aca3SDave Liu #ifdef CONFIG_PCISLAVE 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 5024c3aca3SDave Liu HRCWH_PCI_AGENT |\ 5124c3aca3SDave Liu HRCWH_PCI1_ARBITER_DISABLE |\ 5224c3aca3SDave Liu HRCWH_CORE_ENABLE |\ 5324c3aca3SDave Liu HRCWH_FROM_0XFFF00100 |\ 5424c3aca3SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 5524c3aca3SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 5624c3aca3SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 5724c3aca3SDave Liu HRCWH_BIG_ENDIAN |\ 5824c3aca3SDave Liu HRCWH_LALE_NORMAL) 5924c3aca3SDave Liu #else 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 6124c3aca3SDave Liu HRCWH_PCI_HOST |\ 6224c3aca3SDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 6324c3aca3SDave Liu HRCWH_CORE_ENABLE |\ 6424c3aca3SDave Liu HRCWH_FROM_0X00000100 |\ 6524c3aca3SDave Liu HRCWH_BOOTSEQ_DISABLE |\ 6624c3aca3SDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 6724c3aca3SDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 6824c3aca3SDave Liu HRCWH_BIG_ENDIAN |\ 6924c3aca3SDave Liu HRCWH_LALE_NORMAL) 7024c3aca3SDave Liu #endif 7124c3aca3SDave Liu 7224c3aca3SDave Liu /* 7324c3aca3SDave Liu * System IO Config 7424c3aca3SDave Liu */ 756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 7624c3aca3SDave Liu 7724c3aca3SDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 7814778585STony Li #define CONFIG_BOARD_EARLY_INIT_R 7924c3aca3SDave Liu 8024c3aca3SDave Liu /* 8124c3aca3SDave Liu * IMMR new address 8224c3aca3SDave Liu */ 836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 8424c3aca3SDave Liu 8524c3aca3SDave Liu /* 8624c3aca3SDave Liu * DDR Setup 8724c3aca3SDave Liu */ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */ 9224c3aca3SDave Liu 9324c3aca3SDave Liu #undef CONFIG_SPD_EEPROM 9424c3aca3SDave Liu #if defined(CONFIG_SPD_EEPROM) 9524c3aca3SDave Liu /* Determine DDR configuration from I2C interface 9624c3aca3SDave Liu */ 9724c3aca3SDave Liu #define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */ 9824c3aca3SDave Liu #else 9924c3aca3SDave Liu /* Manually set up DDR parameters 10024c3aca3SDave Liu */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 1022fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1032fef4020SJoe Hershberger | CSCONFIG_AP \ 1042fef4020SJoe Hershberger | CSCONFIG_ODT_WR_CFG \ 1052fef4020SJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 1062fef4020SJoe Hershberger | CSCONFIG_COL_BIT_10) 1072fef4020SJoe Hershberger /* 0x80840102 */ 1082fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 1092fef4020SJoe Hershberger | (0 << TIMING_CFG0_WRT_SHIFT) \ 1102fef4020SJoe Hershberger | (0 << TIMING_CFG0_RRT_SHIFT) \ 1112fef4020SJoe Hershberger | (0 << TIMING_CFG0_WWT_SHIFT) \ 1122fef4020SJoe Hershberger | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 1132fef4020SJoe Hershberger | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 1142fef4020SJoe Hershberger | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 1152fef4020SJoe Hershberger | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 1162fef4020SJoe Hershberger /* 0x00220802 */ 1172fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ 1182fef4020SJoe Hershberger | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 1192fef4020SJoe Hershberger | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ 1202fef4020SJoe Hershberger | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 1212fef4020SJoe Hershberger | (13 << TIMING_CFG1_REFREC_SHIFT) \ 1222fef4020SJoe Hershberger | (3 << TIMING_CFG1_WRREC_SHIFT) \ 1232fef4020SJoe Hershberger | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 1242fef4020SJoe Hershberger | (2 << TIMING_CFG1_WRTORD_SHIFT)) 1252fef4020SJoe Hershberger /* 0x3935D322 */ 1262fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \ 1272fef4020SJoe Hershberger | (31 << TIMING_CFG2_CPO_SHIFT) \ 1282fef4020SJoe Hershberger | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 1292fef4020SJoe Hershberger | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 1302fef4020SJoe Hershberger | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 1312fef4020SJoe Hershberger | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 1322fef4020SJoe Hershberger | (10 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1332fef4020SJoe Hershberger /* 0x0F9048CA */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1352fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1362fef4020SJoe Hershberger /* 0x02000000 */ 1372fef4020SJoe Hershberger #define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \ 1382fef4020SJoe Hershberger | (0x0232 << SDRAM_MODE_SD_SHIFT)) 1392fef4020SJoe Hershberger /* 0x44400232 */ 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1412fef4020SJoe Hershberger #define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \ 1422fef4020SJoe Hershberger | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 1432fef4020SJoe Hershberger /* 0x03200064 */ 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 1452fef4020SJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 1462fef4020SJoe Hershberger | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 1472fef4020SJoe Hershberger | SDRAM_CFG_32_BE) 1482fef4020SJoe Hershberger /* 0x43080000 */ 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 15024c3aca3SDave Liu #endif 15124c3aca3SDave Liu 15224c3aca3SDave Liu /* 15324c3aca3SDave Liu * Memory test 15424c3aca3SDave Liu */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 15824c3aca3SDave Liu 15924c3aca3SDave Liu /* 16024c3aca3SDave Liu * The reserved memory 16124c3aca3SDave Liu */ 16214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 16324c3aca3SDave Liu 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 16624c3aca3SDave Liu #else 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 16824c3aca3SDave Liu #endif 16924c3aca3SDave Liu 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 171*16c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 1723b6b256cSTimur Tabi #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ 17324c3aca3SDave Liu 17424c3aca3SDave Liu /* 17524c3aca3SDave Liu * Initial RAM Base Address Setup 17624c3aca3SDave Liu */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 178989091acSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM addr */ 179553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 180989091acSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 181989091acSJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 18224c3aca3SDave Liu 18324c3aca3SDave Liu /* 18424c3aca3SDave Liu * Local Bus Configuration & Clock Setup 18524c3aca3SDave Liu */ 186c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 187c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 18924c3aca3SDave Liu 19024c3aca3SDave Liu /* 19124c3aca3SDave Liu * FLASH on the Local Bus 19224c3aca3SDave Liu */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 19400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */ 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 19824c3aca3SDave Liu 199989091acSJoe Hershberger /* Window base at flash base */ 200989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2017d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 20224c3aca3SDave Liu 203989091acSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 2047d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 2057d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 206989091acSJoe Hershberger | BR_V) /* valid */ 2077d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 2087d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2097d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2107d6a0982SJoe Hershberger | OR_GPCM_ACS_DIV2 \ 2117d6a0982SJoe Hershberger | OR_GPCM_XACS \ 2127d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2137d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2147d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2157d6a0982SJoe Hershberger | OR_GPCM_EAD) 2167d6a0982SJoe Hershberger /* 0xfe006ff7 */ 21724c3aca3SDave Liu 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 22024c3aca3SDave Liu 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 22224c3aca3SDave Liu 22324c3aca3SDave Liu /* 22424c3aca3SDave Liu * BCSR on the Local Bus 22524c3aca3SDave Liu */ 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR 0xF8000000 227989091acSJoe Hershberger /* Access window base at BCSR base */ 228989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR 2297d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 23024c3aca3SDave Liu 2317d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ 2327d6a0982SJoe Hershberger | BR_PS_8 \ 2337d6a0982SJoe Hershberger | BR_MS_GPCM \ 2347d6a0982SJoe Hershberger | BR_V) 2357d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 2367d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2377d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2387d6a0982SJoe Hershberger | OR_GPCM_XACS \ 2397d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2407d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2417d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2427d6a0982SJoe Hershberger | OR_GPCM_EAD) 2437d6a0982SJoe Hershberger /* 0xFFFFE9F7 */ 24424c3aca3SDave Liu 24524c3aca3SDave Liu /* 24624c3aca3SDave Liu * Windows to access PIB via local bus 24724c3aca3SDave Liu */ 2487d6a0982SJoe Hershberger /* PIB window base 0xF8008000 */ 2497d6a0982SJoe Hershberger #define CONFIG_SYS_PIB_BASE 0xF8008000 2507d6a0982SJoe Hershberger #define CONFIG_SYS_PIB_WINDOW_SIZE (32 * 1024) 2517d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_PIB_BASE 2527d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB) 25324c3aca3SDave Liu 25424c3aca3SDave Liu /* 25524c3aca3SDave Liu * CS2 on Local Bus, to PIB 25624c3aca3SDave Liu */ 2577d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_PIB_BASE \ 2587d6a0982SJoe Hershberger | BR_PS_8 \ 2597d6a0982SJoe Hershberger | BR_MS_GPCM \ 2607d6a0982SJoe Hershberger | BR_V) 2617d6a0982SJoe Hershberger /* 0xF8008801 */ 2627d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_PIB_WINDOW_SIZE) \ 2637d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2647d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2657d6a0982SJoe Hershberger | OR_GPCM_XACS \ 2667d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2677d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2687d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2697d6a0982SJoe Hershberger | OR_GPCM_EAD) 2707d6a0982SJoe Hershberger /* 0xffffe9f7 */ 27124c3aca3SDave Liu 27224c3aca3SDave Liu /* 27324c3aca3SDave Liu * CS3 on Local Bus, to PIB 27424c3aca3SDave Liu */ 2757d6a0982SJoe Hershberger #define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_PIB_BASE + \ 2767d6a0982SJoe Hershberger CONFIG_SYS_PIB_WINDOW_SIZE) \ 2777d6a0982SJoe Hershberger | BR_PS_8 \ 2787d6a0982SJoe Hershberger | BR_MS_GPCM \ 2797d6a0982SJoe Hershberger | BR_V) 2807d6a0982SJoe Hershberger /* 0xF8010801 */ 2817d6a0982SJoe Hershberger #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_PIB_WINDOW_SIZE) \ 2827d6a0982SJoe Hershberger | OR_GPCM_XAM \ 2837d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 2847d6a0982SJoe Hershberger | OR_GPCM_XACS \ 2857d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2867d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2877d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2887d6a0982SJoe Hershberger | OR_GPCM_EAD) 2897d6a0982SJoe Hershberger /* 0xffffe9f7 */ 29024c3aca3SDave Liu 29124c3aca3SDave Liu /* 29224c3aca3SDave Liu * Serial Port 29324c3aca3SDave Liu */ 29424c3aca3SDave Liu #define CONFIG_CONS_INDEX 1 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 29824c3aca3SDave Liu 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 30024c3aca3SDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 30124c3aca3SDave Liu 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 30424c3aca3SDave Liu 30522d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 306a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 30724c3aca3SDave Liu 30824c3aca3SDave Liu /* I2C */ 30900f792e0SHeiko Schocher #define CONFIG_SYS_I2C 31000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 31100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 31200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 31300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 31400f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 31524c3aca3SDave Liu 31624c3aca3SDave Liu /* 31724c3aca3SDave Liu * Config on-board RTC 31824c3aca3SDave Liu */ 31924c3aca3SDave Liu #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 32124c3aca3SDave Liu 32224c3aca3SDave Liu /* 32324c3aca3SDave Liu * General PCI 32424c3aca3SDave Liu * Addresses are mapped 1-1. 32524c3aca3SDave Liu */ 3269993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3279993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3289993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3299993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3309993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3319993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3329993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 3339993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000 3349993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ 33524c3aca3SDave Liu 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 33924c3aca3SDave Liu 34024c3aca3SDave Liu #ifdef CONFIG_PCI 341842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 34224c3aca3SDave Liu 34324c3aca3SDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3449993e196SKim Phillips #define CONFIG_83XX_PCI_STREAMING 34524c3aca3SDave Liu 34624c3aca3SDave Liu #undef CONFIG_EEPRO100 34724c3aca3SDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 34924c3aca3SDave Liu 35024c3aca3SDave Liu #endif /* CONFIG_PCI */ 35124c3aca3SDave Liu 35224c3aca3SDave Liu /* 35324c3aca3SDave Liu * QE UEC ethernet configuration 35424c3aca3SDave Liu */ 35524c3aca3SDave Liu #define CONFIG_UEC_ETH 35678b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 35724c3aca3SDave Liu 35824c3aca3SDave Liu #define CONFIG_UEC_ETH1 /* ETH3 */ 35924c3aca3SDave Liu 36024c3aca3SDave Liu #ifdef CONFIG_UEC_ETH1 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */ 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK QE_CLK9 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK QE_CLK10 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR 3 366865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII 367582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 36824c3aca3SDave Liu #endif 36924c3aca3SDave Liu 37024c3aca3SDave Liu #define CONFIG_UEC_ETH2 /* ETH4 */ 37124c3aca3SDave Liu 37224c3aca3SDave Liu #ifdef CONFIG_UEC_ETH2 3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM 3 /* UCC4 */ 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK QE_CLK7 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK QE_CLK8 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR 4 378865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII 379582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 38024c3aca3SDave Liu #endif 38124c3aca3SDave Liu 38224c3aca3SDave Liu /* 38324c3aca3SDave Liu * Environment 38424c3aca3SDave Liu */ 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3865a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 387989091acSJoe Hershberger #define CONFIG_ENV_ADDR \ 388989091acSJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 3890e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 3900e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 39124c3aca3SDave Liu #else 3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 39393f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 3950e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 39624c3aca3SDave Liu #endif 39724c3aca3SDave Liu 39824c3aca3SDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 40024c3aca3SDave Liu 4018ea5499aSJon Loeliger /* 402079a136cSJon Loeliger * BOOTP options 403079a136cSJon Loeliger */ 404079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 405079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH 406079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY 407079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME 408079a136cSJon Loeliger 409079a136cSJon Loeliger /* 4108ea5499aSJon Loeliger * Command line configuration. 4118ea5499aSJon Loeliger */ 4128ea5499aSJon Loeliger 41324c3aca3SDave Liu #if defined(CONFIG_PCI) 4148ea5499aSJon Loeliger #define CONFIG_CMD_PCI 41524c3aca3SDave Liu #endif 41624c3aca3SDave Liu 41724c3aca3SDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 41824c3aca3SDave Liu 41924c3aca3SDave Liu /* 42024c3aca3SDave Liu * Miscellaneous configurable options 42124c3aca3SDave Liu */ 4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 42424c3aca3SDave Liu 4258ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 42724c3aca3SDave Liu #else 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 42924c3aca3SDave Liu #endif 43024c3aca3SDave Liu 431989091acSJoe Hershberger /* Print Buffer Size */ 432989091acSJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 434989091acSJoe Hershberger /* Boot Argument Buffer Size */ 435989091acSJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 43624c3aca3SDave Liu 43724c3aca3SDave Liu /* 43824c3aca3SDave Liu * For booting Linux, the board info and command line data 4399f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 44024c3aca3SDave Liu * the maximum mapped by the Linux kernel during initialization. 44124c3aca3SDave Liu */ 442989091acSJoe Hershberger /* Initial Memory map for Linux */ 443989091acSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 44424c3aca3SDave Liu 44524c3aca3SDave Liu /* 44624c3aca3SDave Liu * Core HID Setup 44724c3aca3SDave Liu */ 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 4491a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 4501a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 45224c3aca3SDave Liu 45324c3aca3SDave Liu /* 45424c3aca3SDave Liu * MMU Setup 45524c3aca3SDave Liu */ 45624c3aca3SDave Liu 45731d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 45831d82672SBecky Bruce 45924c3aca3SDave Liu /* DDR: cache cacheable */ 460989091acSJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 46172cd4087SJoe Hershberger | BATL_PP_RW \ 462989091acSJoe Hershberger | BATL_MEMCOHERENCE) 463989091acSJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 464989091acSJoe Hershberger | BATU_BL_256M \ 465989091acSJoe Hershberger | BATU_VS \ 466989091acSJoe Hershberger | BATU_VP) 4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 46924c3aca3SDave Liu 47024c3aca3SDave Liu /* IMMRBAR & PCI IO: cache-inhibit and guarded */ 471989091acSJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \ 47272cd4087SJoe Hershberger | BATL_PP_RW \ 473989091acSJoe Hershberger | BATL_CACHEINHIBIT \ 474989091acSJoe Hershberger | BATL_GUARDEDSTORAGE) 475989091acSJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \ 476989091acSJoe Hershberger | BATU_BL_4M \ 477989091acSJoe Hershberger | BATU_VS \ 478989091acSJoe Hershberger | BATU_VP) 4796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 48124c3aca3SDave Liu 48224c3aca3SDave Liu /* BCSR: cache-inhibit and guarded */ 483989091acSJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR \ 48472cd4087SJoe Hershberger | BATL_PP_RW \ 485989091acSJoe Hershberger | BATL_CACHEINHIBIT \ 486989091acSJoe Hershberger | BATL_GUARDEDSTORAGE) 487989091acSJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR \ 488989091acSJoe Hershberger | BATU_BL_128K \ 489989091acSJoe Hershberger | BATU_VS \ 490989091acSJoe Hershberger | BATU_VP) 4916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 49324c3aca3SDave Liu 49424c3aca3SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 495989091acSJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE \ 49672cd4087SJoe Hershberger | BATL_PP_RW \ 497989091acSJoe Hershberger | BATL_MEMCOHERENCE) 498989091acSJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE \ 499989091acSJoe Hershberger | BATU_BL_32M \ 500989091acSJoe Hershberger | BATU_VS \ 501989091acSJoe Hershberger | BATU_VP) 502989091acSJoe Hershberger #define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE \ 50372cd4087SJoe Hershberger | BATL_PP_RW \ 504989091acSJoe Hershberger | BATL_CACHEINHIBIT \ 505989091acSJoe Hershberger | BATL_GUARDEDSTORAGE) 5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 50724c3aca3SDave Liu 5086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 51224c3aca3SDave Liu 51324c3aca3SDave Liu /* Stack in dcache: cacheable, no memory coherence */ 51472cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 515989091acSJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ 516989091acSJoe Hershberger | BATU_BL_128K \ 517989091acSJoe Hershberger | BATU_VS \ 518989091acSJoe Hershberger | BATU_VP) 5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 52124c3aca3SDave Liu 52224c3aca3SDave Liu #ifdef CONFIG_PCI 52324c3aca3SDave Liu /* PCI MEM space: cacheable */ 524989091acSJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS \ 52572cd4087SJoe Hershberger | BATL_PP_RW \ 526989091acSJoe Hershberger | BATL_MEMCOHERENCE) 527989091acSJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS \ 528989091acSJoe Hershberger | BATU_BL_256M \ 529989091acSJoe Hershberger | BATU_VS \ 530989091acSJoe Hershberger | BATU_VP) 5316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 53324c3aca3SDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 534989091acSJoe Hershberger #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS \ 53572cd4087SJoe Hershberger | BATL_PP_RW \ 536989091acSJoe Hershberger | BATL_CACHEINHIBIT \ 537989091acSJoe Hershberger | BATL_GUARDEDSTORAGE) 538989091acSJoe Hershberger #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS \ 539989091acSJoe Hershberger | BATU_BL_256M \ 540989091acSJoe Hershberger | BATU_VS \ 541989091acSJoe Hershberger | BATU_VP) 5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 54424c3aca3SDave Liu #else 5456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 5516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 5526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 55324c3aca3SDave Liu #endif 55424c3aca3SDave Liu 5558ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB) 55624c3aca3SDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 55724c3aca3SDave Liu #endif 55824c3aca3SDave Liu 55924c3aca3SDave Liu /* 56024c3aca3SDave Liu * Environment Configuration 5619993e196SKim Phillips */ #define CONFIG_ENV_OVERWRITE 56224c3aca3SDave Liu 56324c3aca3SDave Liu #if defined(CONFIG_UEC_ETH) 564977b5758SKim Phillips #define CONFIG_HAS_ETH0 56524c3aca3SDave Liu #define CONFIG_HAS_ETH1 56624c3aca3SDave Liu #endif 56724c3aca3SDave Liu 56824c3aca3SDave Liu #define CONFIG_BAUDRATE 115200 56924c3aca3SDave Liu 57079f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 57124c3aca3SDave Liu 57224c3aca3SDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 57324c3aca3SDave Liu 57424c3aca3SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 57524c3aca3SDave Liu "netdev=eth0\0" \ 57624c3aca3SDave Liu "consoledev=ttyS0\0" \ 57724c3aca3SDave Liu "ramdiskaddr=1000000\0" \ 57824c3aca3SDave Liu "ramdiskfile=ramfs.83xx\0" \ 57979f516bcSKim Phillips "fdtaddr=780000\0" \ 580270fe261SKim Phillips "fdtfile=mpc832x_mds.dtb\0" \ 58124c3aca3SDave Liu "" 58224c3aca3SDave Liu 58324c3aca3SDave Liu #define CONFIG_NFSBOOTCOMMAND \ 58424c3aca3SDave Liu "setenv bootargs root=/dev/nfs rw " \ 58524c3aca3SDave Liu "nfsroot=$serverip:$rootpath " \ 586989091acSJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 587989091acSJoe Hershberger "$netdev:off " \ 58824c3aca3SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 58924c3aca3SDave Liu "tftp $loadaddr $bootfile;" \ 59024c3aca3SDave Liu "tftp $fdtaddr $fdtfile;" \ 59124c3aca3SDave Liu "bootm $loadaddr - $fdtaddr" 59224c3aca3SDave Liu 59324c3aca3SDave Liu #define CONFIG_RAMBOOTCOMMAND \ 59424c3aca3SDave Liu "setenv bootargs root=/dev/ram rw " \ 59524c3aca3SDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 59624c3aca3SDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 59724c3aca3SDave Liu "tftp $loadaddr $bootfile;" \ 59824c3aca3SDave Liu "tftp $fdtaddr $fdtfile;" \ 59924c3aca3SDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 60024c3aca3SDave Liu 60124c3aca3SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 60224c3aca3SDave Liu 60324c3aca3SDave Liu #endif /* __CONFIG_H */ 604