xref: /rk3399_rockchip-uboot/include/configs/MPC832XEMDS.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
124c3aca3SDave Liu /*
224c3aca3SDave Liu  * Copyright (C) 2006 Freescale Semiconductor, Inc.
324c3aca3SDave Liu  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
524c3aca3SDave Liu  */
624c3aca3SDave Liu 
724c3aca3SDave Liu #ifndef __CONFIG_H
824c3aca3SDave Liu #define __CONFIG_H
924c3aca3SDave Liu 
1024c3aca3SDave Liu /*
1124c3aca3SDave Liu  * High Level Configuration Options
1224c3aca3SDave Liu  */
1324c3aca3SDave Liu #define CONFIG_E300		1	/* E300 family */
1424c3aca3SDave Liu #define CONFIG_QE		1	/* Has QE */
152c7920afSPeter Tyser #define CONFIG_MPC832x		1	/* MPC832x CPU specific */
1624c3aca3SDave Liu #define CONFIG_MPC832XEMDS	1	/* MPC832XEMDS board specific */
172ae18241SWolfgang Denk 
182ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xFE000000
1924c3aca3SDave Liu 
2024c3aca3SDave Liu /*
2124c3aca3SDave Liu  * System Clock Setup
2224c3aca3SDave Liu  */
2324c3aca3SDave Liu #ifdef CONFIG_PCISLAVE
2424c3aca3SDave Liu #define CONFIG_83XX_PCICLK	66000000	/* in HZ */
2524c3aca3SDave Liu #else
2624c3aca3SDave Liu #define CONFIG_83XX_CLKIN	66000000	/* in Hz */
2724c3aca3SDave Liu #endif
2824c3aca3SDave Liu 
2924c3aca3SDave Liu #ifndef CONFIG_SYS_CLK_FREQ
3024c3aca3SDave Liu #define CONFIG_SYS_CLK_FREQ	66000000
3124c3aca3SDave Liu #endif
3224c3aca3SDave Liu 
3324c3aca3SDave Liu /*
3424c3aca3SDave Liu  * Hardware Reset Configuration Word
3524c3aca3SDave Liu  */
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
3724c3aca3SDave Liu 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
3824c3aca3SDave Liu 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
3924c3aca3SDave Liu 	HRCWL_VCO_1X2 |\
4024c3aca3SDave Liu 	HRCWL_CSB_TO_CLKIN_2X1 |\
4124c3aca3SDave Liu 	HRCWL_CORE_TO_CSB_2X1 |\
4224c3aca3SDave Liu 	HRCWL_CE_PLL_VCO_DIV_2 |\
4324c3aca3SDave Liu 	HRCWL_CE_PLL_DIV_1X1 |\
4424c3aca3SDave Liu 	HRCWL_CE_TO_PLL_1X3)
4524c3aca3SDave Liu 
4624c3aca3SDave Liu #ifdef CONFIG_PCISLAVE
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
4824c3aca3SDave Liu 	HRCWH_PCI_AGENT |\
4924c3aca3SDave Liu 	HRCWH_PCI1_ARBITER_DISABLE |\
5024c3aca3SDave Liu 	HRCWH_CORE_ENABLE |\
5124c3aca3SDave Liu 	HRCWH_FROM_0XFFF00100 |\
5224c3aca3SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
5324c3aca3SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
5424c3aca3SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
5524c3aca3SDave Liu 	HRCWH_BIG_ENDIAN |\
5624c3aca3SDave Liu 	HRCWH_LALE_NORMAL)
5724c3aca3SDave Liu #else
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
5924c3aca3SDave Liu 	HRCWH_PCI_HOST |\
6024c3aca3SDave Liu 	HRCWH_PCI1_ARBITER_ENABLE |\
6124c3aca3SDave Liu 	HRCWH_CORE_ENABLE |\
6224c3aca3SDave Liu 	HRCWH_FROM_0X00000100 |\
6324c3aca3SDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
6424c3aca3SDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
6524c3aca3SDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
6624c3aca3SDave Liu 	HRCWH_BIG_ENDIAN |\
6724c3aca3SDave Liu 	HRCWH_LALE_NORMAL)
6824c3aca3SDave Liu #endif
6924c3aca3SDave Liu 
7024c3aca3SDave Liu /*
7124c3aca3SDave Liu  * System IO Config
7224c3aca3SDave Liu  */
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000
7424c3aca3SDave Liu 
7514778585STony Li #define CONFIG_BOARD_EARLY_INIT_R
7624c3aca3SDave Liu 
7724c3aca3SDave Liu /*
7824c3aca3SDave Liu  * IMMR new address
7924c3aca3SDave Liu  */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
8124c3aca3SDave Liu 
8224c3aca3SDave Liu /*
8324c3aca3SDave Liu  * DDR Setup
8424c3aca3SDave Liu  */
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE	0x00000000	/* DDR is system memory */
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE	CONFIG_SYS_DDR_BASE
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR	0x73000002	/* DDR II voltage is 1.8V */
8924c3aca3SDave Liu 
9024c3aca3SDave Liu #undef CONFIG_SPD_EEPROM
9124c3aca3SDave Liu #if defined(CONFIG_SPD_EEPROM)
9224c3aca3SDave Liu /* Determine DDR configuration from I2C interface
9324c3aca3SDave Liu  */
9424c3aca3SDave Liu #define SPD_EEPROM_ADDRESS	0x51	/* DDR SODIMM */
9524c3aca3SDave Liu #else
9624c3aca3SDave Liu /* Manually set up DDR parameters
9724c3aca3SDave Liu  */
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		128	/* MB */
992fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
1002fef4020SJoe Hershberger 					| CSCONFIG_AP \
1012fef4020SJoe Hershberger 					| CSCONFIG_ODT_WR_CFG \
1022fef4020SJoe Hershberger 					| CSCONFIG_ROW_BIT_13 \
1032fef4020SJoe Hershberger 					| CSCONFIG_COL_BIT_10)
1042fef4020SJoe Hershberger 					/* 0x80840102 */
1052fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_0		((0 << TIMING_CFG0_RWT_SHIFT) \
1062fef4020SJoe Hershberger 					| (0 << TIMING_CFG0_WRT_SHIFT) \
1072fef4020SJoe Hershberger 					| (0 << TIMING_CFG0_RRT_SHIFT) \
1082fef4020SJoe Hershberger 					| (0 << TIMING_CFG0_WWT_SHIFT) \
1092fef4020SJoe Hershberger 					| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
1102fef4020SJoe Hershberger 					| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
1112fef4020SJoe Hershberger 					| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
1122fef4020SJoe Hershberger 					| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
1132fef4020SJoe Hershberger 					/* 0x00220802 */
1142fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_1		((3 << TIMING_CFG1_PRETOACT_SHIFT) \
1152fef4020SJoe Hershberger 					| (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
1162fef4020SJoe Hershberger 					| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
1172fef4020SJoe Hershberger 					| (5 << TIMING_CFG1_CASLAT_SHIFT) \
1182fef4020SJoe Hershberger 					| (13 << TIMING_CFG1_REFREC_SHIFT) \
1192fef4020SJoe Hershberger 					| (3 << TIMING_CFG1_WRREC_SHIFT) \
1202fef4020SJoe Hershberger 					| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
1212fef4020SJoe Hershberger 					| (2 << TIMING_CFG1_WRTORD_SHIFT))
1222fef4020SJoe Hershberger 					/* 0x3935D322 */
1232fef4020SJoe Hershberger #define CONFIG_SYS_DDR_TIMING_2		((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
1242fef4020SJoe Hershberger 				| (31 << TIMING_CFG2_CPO_SHIFT) \
1252fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
1262fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
1272fef4020SJoe Hershberger 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
1282fef4020SJoe Hershberger 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
1292fef4020SJoe Hershberger 				| (10 << TIMING_CFG2_FOUR_ACT_SHIFT))
1302fef4020SJoe Hershberger 				/* 0x0F9048CA */
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3		0x00000000
1322fef4020SJoe Hershberger #define CONFIG_SYS_DDR_CLK_CNTL		DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
1332fef4020SJoe Hershberger 					/* 0x02000000 */
1342fef4020SJoe Hershberger #define CONFIG_SYS_DDR_MODE		((0x4440 << SDRAM_MODE_ESD_SHIFT) \
1352fef4020SJoe Hershberger 					| (0x0232 << SDRAM_MODE_SD_SHIFT))
1362fef4020SJoe Hershberger 					/* 0x44400232 */
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2		0x8000c000
1382fef4020SJoe Hershberger #define CONFIG_SYS_DDR_INTERVAL		((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
1392fef4020SJoe Hershberger 					| (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
1402fef4020SJoe Hershberger 					/* 0x03200064 */
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS		0x00000007
1422fef4020SJoe Hershberger #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
1432fef4020SJoe Hershberger 					| SDRAM_CFG_SDRAM_TYPE_DDR2 \
1442fef4020SJoe Hershberger 					| SDRAM_CFG_32_BE)
1452fef4020SJoe Hershberger 					/* 0x43080000 */
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000
14724c3aca3SDave Liu #endif
14824c3aca3SDave Liu 
14924c3aca3SDave Liu /*
15024c3aca3SDave Liu  * Memory test
15124c3aca3SDave Liu  */
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest region */
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00100000
15524c3aca3SDave Liu 
15624c3aca3SDave Liu /*
15724c3aca3SDave Liu  * The reserved memory
15824c3aca3SDave Liu  */
15914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
16024c3aca3SDave Liu 
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
16324c3aca3SDave Liu #else
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
16524c3aca3SDave Liu #endif
16624c3aca3SDave Liu 
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
16816c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN	(512 * 1024)	/* Reserve 512 kB for Mon */
1693b6b256cSTimur Tabi #define CONFIG_SYS_MALLOC_LEN	(256 * 1024)	/* Reserved for malloc */
17024c3aca3SDave Liu 
17124c3aca3SDave Liu /*
17224c3aca3SDave Liu  * Initial RAM Base Address Setup
17324c3aca3SDave Liu  */
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
175989091acSJoe Hershberger #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000	/* Initial RAM addr */
176553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in RAM */
177989091acSJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
178989091acSJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
17924c3aca3SDave Liu 
18024c3aca3SDave Liu /*
18124c3aca3SDave Liu  * Local Bus Configuration & Clock Setup
18224c3aca3SDave Liu  */
183c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP		LCRR_DBYP
184c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000
18624c3aca3SDave Liu 
18724c3aca3SDave Liu /*
18824c3aca3SDave Liu  * FLASH on the Local Bus
18924c3aca3SDave Liu  */
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
19100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER		/* use the CFI driver */
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE	0xFE000000	/* FLASH base address */
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE	16	/* FLASH size is 16M */
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
19524c3aca3SDave Liu 
196989091acSJoe Hershberger 					/* Window base at flash base */
197989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
1987d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_32MB)
19924c3aca3SDave Liu 
200989091acSJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
2017d6a0982SJoe Hershberger 				| BR_PS_16	/* 16 bit port */ \
2027d6a0982SJoe Hershberger 				| BR_MS_GPCM	/* MSEL = GPCM */ \
203989091acSJoe Hershberger 				| BR_V)		/* valid */
2047d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
2057d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
2067d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
2077d6a0982SJoe Hershberger 				| OR_GPCM_ACS_DIV2 \
2087d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
2097d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
2107d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2117d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
2127d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
2137d6a0982SJoe Hershberger 				/* 0xfe006ff7 */
21424c3aca3SDave Liu 
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128	/* sectors per device */
21724c3aca3SDave Liu 
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
21924c3aca3SDave Liu 
22024c3aca3SDave Liu /*
22124c3aca3SDave Liu  * BCSR on the Local Bus
22224c3aca3SDave Liu  */
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BCSR			0xF8000000
224989091acSJoe Hershberger 					/* Access window base at BCSR base */
225989091acSJoe Hershberger #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_BCSR
2267d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
22724c3aca3SDave Liu 
2287d6a0982SJoe Hershberger #define CONFIG_SYS_BR1_PRELIM		(CONFIG_SYS_BCSR \
2297d6a0982SJoe Hershberger 					| BR_PS_8 \
2307d6a0982SJoe Hershberger 					| BR_MS_GPCM \
2317d6a0982SJoe Hershberger 					| BR_V)
2327d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM		(OR_AM_32KB \
2337d6a0982SJoe Hershberger 					| OR_GPCM_XAM \
2347d6a0982SJoe Hershberger 					| OR_GPCM_CSNT \
2357d6a0982SJoe Hershberger 					| OR_GPCM_XACS \
2367d6a0982SJoe Hershberger 					| OR_GPCM_SCY_15 \
2377d6a0982SJoe Hershberger 					| OR_GPCM_TRLX_SET \
2387d6a0982SJoe Hershberger 					| OR_GPCM_EHTR_SET \
2397d6a0982SJoe Hershberger 					| OR_GPCM_EAD)
2407d6a0982SJoe Hershberger 					/* 0xFFFFE9F7 */
24124c3aca3SDave Liu 
24224c3aca3SDave Liu /*
24324c3aca3SDave Liu  * Windows to access PIB via local bus
24424c3aca3SDave Liu  */
2457d6a0982SJoe Hershberger 					/* PIB window base 0xF8008000 */
2467d6a0982SJoe Hershberger #define CONFIG_SYS_PIB_BASE		0xF8008000
2477d6a0982SJoe Hershberger #define CONFIG_SYS_PIB_WINDOW_SIZE	(32 * 1024)
2487d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWBAR3_PRELIM	CONFIG_SYS_PIB_BASE
2497d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR3_PRELIM	(LBLAWAR_EN | LBLAWAR_64KB)
25024c3aca3SDave Liu 
25124c3aca3SDave Liu /*
25224c3aca3SDave Liu  * CS2 on Local Bus, to PIB
25324c3aca3SDave Liu  */
2547d6a0982SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM	(CONFIG_SYS_PIB_BASE \
2557d6a0982SJoe Hershberger 				| BR_PS_8 \
2567d6a0982SJoe Hershberger 				| BR_MS_GPCM \
2577d6a0982SJoe Hershberger 				| BR_V)
2587d6a0982SJoe Hershberger 				/* 0xF8008801 */
2597d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM	(P2SZ_TO_AM(CONFIG_SYS_PIB_WINDOW_SIZE) \
2607d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
2617d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
2627d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
2637d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
2647d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2657d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
2667d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
2677d6a0982SJoe Hershberger 				/* 0xffffe9f7 */
26824c3aca3SDave Liu 
26924c3aca3SDave Liu /*
27024c3aca3SDave Liu  * CS3 on Local Bus, to PIB
27124c3aca3SDave Liu  */
2727d6a0982SJoe Hershberger #define CONFIG_SYS_BR3_PRELIM	((CONFIG_SYS_PIB_BASE + \
2737d6a0982SJoe Hershberger 					CONFIG_SYS_PIB_WINDOW_SIZE) \
2747d6a0982SJoe Hershberger 				| BR_PS_8 \
2757d6a0982SJoe Hershberger 				| BR_MS_GPCM \
2767d6a0982SJoe Hershberger 				| BR_V)
2777d6a0982SJoe Hershberger 				/* 0xF8010801 */
2787d6a0982SJoe Hershberger #define CONFIG_SYS_OR3_PRELIM	(P2SZ_TO_AM(CONFIG_SYS_PIB_WINDOW_SIZE) \
2797d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
2807d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
2817d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
2827d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
2837d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2847d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
2857d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
2867d6a0982SJoe Hershberger 				/* 0xffffe9f7 */
28724c3aca3SDave Liu 
28824c3aca3SDave Liu /*
28924c3aca3SDave Liu  * Serial Port
29024c3aca3SDave Liu  */
29124c3aca3SDave Liu #define CONFIG_CONS_INDEX	1
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
29524c3aca3SDave Liu 
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
29724c3aca3SDave Liu 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
29824c3aca3SDave Liu 
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
30124c3aca3SDave Liu 
30222d71a71SKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
303a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support   */
30424c3aca3SDave Liu 
30524c3aca3SDave Liu /* I2C */
30600f792e0SHeiko Schocher #define CONFIG_SYS_I2C
30700f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
30800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
30900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
31000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
31100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x51} }
31224c3aca3SDave Liu 
31324c3aca3SDave Liu /*
31424c3aca3SDave Liu  * Config on-board RTC
31524c3aca3SDave Liu  */
31624c3aca3SDave Liu #define CONFIG_RTC_DS1374		/* use ds1374 rtc via i2c */
3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68	/* at address 0x68 */
31824c3aca3SDave Liu 
31924c3aca3SDave Liu /*
32024c3aca3SDave Liu  * General PCI
32124c3aca3SDave Liu  * Addresses are mapped 1-1.
32224c3aca3SDave Liu  */
3239993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
3249993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
3259993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
3269993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
3279993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
3289993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
3299993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_BASE		0x00000000
3309993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_PHYS		0xE0300000
3319993e196SKim Phillips #define CONFIG_SYS_PCI1_IO_SIZE		0x100000	/* 1M */
33224c3aca3SDave Liu 
3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
33624c3aca3SDave Liu 
33724c3aca3SDave Liu #ifdef CONFIG_PCI
338842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
33924c3aca3SDave Liu 
3409993e196SKim Phillips #define CONFIG_83XX_PCI_STREAMING
34124c3aca3SDave Liu 
34224c3aca3SDave Liu #undef CONFIG_EEPRO100
34324c3aca3SDave Liu #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID	0x1957	/* Freescale */
34524c3aca3SDave Liu 
34624c3aca3SDave Liu #endif	/* CONFIG_PCI */
34724c3aca3SDave Liu 
34824c3aca3SDave Liu /*
34924c3aca3SDave Liu  * QE UEC ethernet configuration
35024c3aca3SDave Liu  */
35124c3aca3SDave Liu #define CONFIG_UEC_ETH
35278b7a8efSKim Phillips #define CONFIG_ETHPRIME		"UEC0"
35324c3aca3SDave Liu 
35424c3aca3SDave Liu #define CONFIG_UEC_ETH1		/* ETH3 */
35524c3aca3SDave Liu 
35624c3aca3SDave Liu #ifdef CONFIG_UEC_ETH1
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM	2	/* UCC3 */
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK		QE_CLK9
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK		QE_CLK10
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR	3
362865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
363582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
36424c3aca3SDave Liu #endif
36524c3aca3SDave Liu 
36624c3aca3SDave Liu #define CONFIG_UEC_ETH2		/* ETH4 */
36724c3aca3SDave Liu 
36824c3aca3SDave Liu #ifdef CONFIG_UEC_ETH2
3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM	3	/* UCC4 */
3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK		QE_CLK7
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK		QE_CLK8
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE	FAST_ETH
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR	4
374865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
375582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED	100
37624c3aca3SDave Liu #endif
37724c3aca3SDave Liu 
37824c3aca3SDave Liu /*
37924c3aca3SDave Liu  * Environment
38024c3aca3SDave Liu  */
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
382989091acSJoe Hershberger 	#define CONFIG_ENV_ADDR		\
383989091acSJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
3840e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000
3850e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
38624c3aca3SDave Liu #else
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
3880e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
38924c3aca3SDave Liu #endif
39024c3aca3SDave Liu 
39124c3aca3SDave Liu #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
39324c3aca3SDave Liu 
3948ea5499aSJon Loeliger /*
395079a136cSJon Loeliger  * BOOTP options
396079a136cSJon Loeliger  */
397079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
398079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH
399079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY
400079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME
401079a136cSJon Loeliger 
402079a136cSJon Loeliger /*
4038ea5499aSJon Loeliger  * Command line configuration.
4048ea5499aSJon Loeliger  */
4058ea5499aSJon Loeliger 
40624c3aca3SDave Liu #undef CONFIG_WATCHDOG		/* watchdog disabled */
40724c3aca3SDave Liu 
40824c3aca3SDave Liu /*
40924c3aca3SDave Liu  * Miscellaneous configurable options
41024c3aca3SDave Liu  */
4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP	/* undef to save memory */
4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
41324c3aca3SDave Liu 
41424c3aca3SDave Liu /*
41524c3aca3SDave Liu  * For booting Linux, the board info and command line data
4169f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
41724c3aca3SDave Liu  * the maximum mapped by the Linux kernel during initialization.
41824c3aca3SDave Liu  */
419989091acSJoe Hershberger 					/* Initial Memory map for Linux */
420989091acSJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ		(256 << 20)
421*63865278SKevin Hao #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
42224c3aca3SDave Liu 
42324c3aca3SDave Liu /*
42424c3aca3SDave Liu  * Core HID Setup
42524c3aca3SDave Liu  */
4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
4271a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
4281a2e203bSKim Phillips 				 HID0_ENABLE_INSTRUCTION_CACHE)
4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
43024c3aca3SDave Liu 
43124c3aca3SDave Liu /*
43224c3aca3SDave Liu  * MMU Setup
43324c3aca3SDave Liu  */
43424c3aca3SDave Liu 
43531d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
43631d82672SBecky Bruce 
43724c3aca3SDave Liu /* DDR: cache cacheable */
438989091acSJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
43972cd4087SJoe Hershberger 				| BATL_PP_RW \
440989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
441989091acSJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
442989091acSJoe Hershberger 				| BATU_BL_256M \
443989091acSJoe Hershberger 				| BATU_VS \
444989091acSJoe Hershberger 				| BATU_VP)
4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
44724c3aca3SDave Liu 
44824c3aca3SDave Liu /* IMMRBAR & PCI IO: cache-inhibit and guarded */
449989091acSJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR \
45072cd4087SJoe Hershberger 				| BATL_PP_RW \
451989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
452989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
453989091acSJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR \
454989091acSJoe Hershberger 				| BATU_BL_4M \
455989091acSJoe Hershberger 				| BATU_VS \
456989091acSJoe Hershberger 				| BATU_VP)
4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
45924c3aca3SDave Liu 
46024c3aca3SDave Liu /* BCSR: cache-inhibit and guarded */
461989091acSJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_BCSR \
46272cd4087SJoe Hershberger 				| BATL_PP_RW \
463989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
464989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
465989091acSJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_BCSR \
466989091acSJoe Hershberger 				| BATU_BL_128K \
467989091acSJoe Hershberger 				| BATU_VS \
468989091acSJoe Hershberger 				| BATU_VP)
4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
47124c3aca3SDave Liu 
47224c3aca3SDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */
473989091acSJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_FLASH_BASE \
47472cd4087SJoe Hershberger 				| BATL_PP_RW \
475989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
476989091acSJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_FLASH_BASE \
477989091acSJoe Hershberger 				| BATU_BL_32M \
478989091acSJoe Hershberger 				| BATU_VS \
479989091acSJoe Hershberger 				| BATU_VP)
480989091acSJoe Hershberger #define CONFIG_SYS_DBAT3L	(CONFIG_SYS_FLASH_BASE \
48172cd4087SJoe Hershberger 				| BATL_PP_RW \
482989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
483989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
48524c3aca3SDave Liu 
4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(0)
4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(0)
4886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
4896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
49024c3aca3SDave Liu 
49124c3aca3SDave Liu /* Stack in dcache: cacheable, no memory coherence */
49272cd4087SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
493989091acSJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR \
494989091acSJoe Hershberger 				| BATU_BL_128K \
495989091acSJoe Hershberger 				| BATU_VS \
496989091acSJoe Hershberger 				| BATU_VP)
4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
49924c3aca3SDave Liu 
50024c3aca3SDave Liu #ifdef CONFIG_PCI
50124c3aca3SDave Liu /* PCI MEM space: cacheable */
502989091acSJoe Hershberger #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI1_MEM_PHYS \
50372cd4087SJoe Hershberger 				| BATL_PP_RW \
504989091acSJoe Hershberger 				| BATL_MEMCOHERENCE)
505989091acSJoe Hershberger #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI1_MEM_PHYS \
506989091acSJoe Hershberger 				| BATU_BL_256M \
507989091acSJoe Hershberger 				| BATU_VS \
508989091acSJoe Hershberger 				| BATU_VP)
5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
51124c3aca3SDave Liu /* PCI MMIO space: cache-inhibit and guarded */
512989091acSJoe Hershberger #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI1_MMIO_PHYS \
51372cd4087SJoe Hershberger 				| BATL_PP_RW \
514989091acSJoe Hershberger 				| BATL_CACHEINHIBIT \
515989091acSJoe Hershberger 				| BATL_GUARDEDSTORAGE)
516989091acSJoe Hershberger #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI1_MMIO_PHYS \
517989091acSJoe Hershberger 				| BATU_BL_256M \
518989091acSJoe Hershberger 				| BATU_VS \
519989091acSJoe Hershberger 				| BATU_VP)
5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
52224c3aca3SDave Liu #else
5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(0)
5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0)
5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
53124c3aca3SDave Liu #endif
53224c3aca3SDave Liu 
5338ea5499aSJon Loeliger #if defined(CONFIG_CMD_KGDB)
53424c3aca3SDave Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
53524c3aca3SDave Liu #endif
53624c3aca3SDave Liu 
53724c3aca3SDave Liu /*
53824c3aca3SDave Liu  * Environment Configuration
5399993e196SKim Phillips  */ #define CONFIG_ENV_OVERWRITE
54024c3aca3SDave Liu 
54124c3aca3SDave Liu #if defined(CONFIG_UEC_ETH)
542977b5758SKim Phillips #define CONFIG_HAS_ETH0
54324c3aca3SDave Liu #define CONFIG_HAS_ETH1
54424c3aca3SDave Liu #endif
54524c3aca3SDave Liu 
54679f516bcSKim Phillips #define CONFIG_LOADADDR	800000	/* default location for tftp and bootm */
54724c3aca3SDave Liu 
54824c3aca3SDave Liu #define CONFIG_EXTRA_ENV_SETTINGS					\
54924c3aca3SDave Liu 	"netdev=eth0\0"							\
55024c3aca3SDave Liu 	"consoledev=ttyS0\0"						\
55124c3aca3SDave Liu 	"ramdiskaddr=1000000\0"						\
55224c3aca3SDave Liu 	"ramdiskfile=ramfs.83xx\0"					\
55379f516bcSKim Phillips 	"fdtaddr=780000\0"						\
554270fe261SKim Phillips 	"fdtfile=mpc832x_mds.dtb\0"					\
55524c3aca3SDave Liu 	""
55624c3aca3SDave Liu 
55724c3aca3SDave Liu #define CONFIG_NFSBOOTCOMMAND						\
55824c3aca3SDave Liu 	"setenv bootargs root=/dev/nfs rw "				\
55924c3aca3SDave Liu 		"nfsroot=$serverip:$rootpath "				\
560989091acSJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
561989091acSJoe Hershberger 							"$netdev:off "	\
56224c3aca3SDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
56324c3aca3SDave Liu 	"tftp $loadaddr $bootfile;"					\
56424c3aca3SDave Liu 	"tftp $fdtaddr $fdtfile;"					\
56524c3aca3SDave Liu 	"bootm $loadaddr - $fdtaddr"
56624c3aca3SDave Liu 
56724c3aca3SDave Liu #define CONFIG_RAMBOOTCOMMAND						\
56824c3aca3SDave Liu 	"setenv bootargs root=/dev/ram rw "				\
56924c3aca3SDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
57024c3aca3SDave Liu 	"tftp $ramdiskaddr $ramdiskfile;"				\
57124c3aca3SDave Liu 	"tftp $loadaddr $bootfile;"					\
57224c3aca3SDave Liu 	"tftp $fdtaddr $fdtfile;"					\
57324c3aca3SDave Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
57424c3aca3SDave Liu 
57524c3aca3SDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
57624c3aca3SDave Liu 
57724c3aca3SDave Liu #endif	/* __CONFIG_H */
578