11c274c4eSKim Phillips /* 21c274c4eSKim Phillips * Copyright (C) 2007 Freescale Semiconductor, Inc. 31c274c4eSKim Phillips * 41c274c4eSKim Phillips * This program is free software; you can redistribute it and/or modify it 51c274c4eSKim Phillips * under the terms of the GNU General Public License version 2 as published 61c274c4eSKim Phillips * by the Free Software Foundation. 71c274c4eSKim Phillips */ 81c274c4eSKim Phillips 91c274c4eSKim Phillips #ifndef __CONFIG_H 101c274c4eSKim Phillips #define __CONFIG_H 111c274c4eSKim Phillips 12*fdfaa29eSKim Phillips #define CONFIG_SYS_GENERIC_BOARD 13*fdfaa29eSKim Phillips #define CONFIG_DISPLAY_BOARDINFO 14*fdfaa29eSKim Phillips 151c274c4eSKim Phillips /* 161c274c4eSKim Phillips * High Level Configuration Options 171c274c4eSKim Phillips */ 181c274c4eSKim Phillips #define CONFIG_E300 1 /* E300 family */ 191c274c4eSKim Phillips #define CONFIG_QE 1 /* Has QE */ 202c7920afSPeter Tyser #define CONFIG_MPC832x 1 /* MPC832x CPU specific */ 211c274c4eSKim Phillips 222ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 232ae18241SWolfgang Denk 241c274c4eSKim Phillips #define CONFIG_PCI 1 251c274c4eSKim Phillips 261c274c4eSKim Phillips /* 271c274c4eSKim Phillips * System Clock Setup 281c274c4eSKim Phillips */ 291c274c4eSKim Phillips #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 301c274c4eSKim Phillips 311c274c4eSKim Phillips #ifndef CONFIG_SYS_CLK_FREQ 321c274c4eSKim Phillips #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 331c274c4eSKim Phillips #endif 341c274c4eSKim Phillips 351c274c4eSKim Phillips /* 361c274c4eSKim Phillips * Hardware Reset Configuration Word 371c274c4eSKim Phillips */ 386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 391c274c4eSKim Phillips HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 401c274c4eSKim Phillips HRCWL_DDR_TO_SCB_CLK_2X1 |\ 411c274c4eSKim Phillips HRCWL_VCO_1X2 |\ 421c274c4eSKim Phillips HRCWL_CSB_TO_CLKIN_2X1 |\ 431c274c4eSKim Phillips HRCWL_CORE_TO_CSB_2_5X1 |\ 441c274c4eSKim Phillips HRCWL_CE_PLL_VCO_DIV_2 |\ 451c274c4eSKim Phillips HRCWL_CE_PLL_DIV_1X1 |\ 461c274c4eSKim Phillips HRCWL_CE_TO_PLL_1X3) 471c274c4eSKim Phillips 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 491c274c4eSKim Phillips HRCWH_PCI_HOST |\ 501c274c4eSKim Phillips HRCWH_PCI1_ARBITER_ENABLE |\ 511c274c4eSKim Phillips HRCWH_CORE_ENABLE |\ 521c274c4eSKim Phillips HRCWH_FROM_0X00000100 |\ 531c274c4eSKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 541c274c4eSKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 551c274c4eSKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 561c274c4eSKim Phillips HRCWH_BIG_ENDIAN |\ 571c274c4eSKim Phillips HRCWH_LALE_NORMAL) 581c274c4eSKim Phillips 591c274c4eSKim Phillips /* 601c274c4eSKim Phillips * System IO Config 611c274c4eSKim Phillips */ 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 631c274c4eSKim Phillips 641c274c4eSKim Phillips /* 651c274c4eSKim Phillips * IMMR new address 661c274c4eSKim Phillips */ 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 681c274c4eSKim Phillips 691c274c4eSKim Phillips /* 705bbeea86SMichael Barkowski * System performance 715bbeea86SMichael Barkowski */ 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 744dde49d8SJoe Hershberger /* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */ 754dde49d8SJoe Hershberger #define CONFIG_SYS_SPCR_OPT 1 765bbeea86SMichael Barkowski 775bbeea86SMichael Barkowski /* 781c274c4eSKim Phillips * DDR Setup 791c274c4eSKim Phillips */ 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 831c274c4eSKim Phillips 841c274c4eSKim Phillips #undef CONFIG_SPD_EEPROM 851c274c4eSKim Phillips #if defined(CONFIG_SPD_EEPROM) 861c274c4eSKim Phillips /* Determine DDR configuration from I2C interface 871c274c4eSKim Phillips */ 881c274c4eSKim Phillips #define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */ 891c274c4eSKim Phillips #else 901c274c4eSKim Phillips /* Manually set up DDR parameters 911c274c4eSKim Phillips */ 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 64 /* MB */ 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 944dde49d8SJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 954dde49d8SJoe Hershberger | CSCONFIG_COL_BIT_9) 965bbeea86SMichael Barkowski /* 0x80010101 */ 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 98fc549c87SMichael Barkowski | (0 << TIMING_CFG0_WRT_SHIFT) \ 99fc549c87SMichael Barkowski | (0 << TIMING_CFG0_RRT_SHIFT) \ 100fc549c87SMichael Barkowski | (0 << TIMING_CFG0_WWT_SHIFT) \ 101fc549c87SMichael Barkowski | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 102fc549c87SMichael Barkowski | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 103fc549c87SMichael Barkowski | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 104fc549c87SMichael Barkowski | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 105fc549c87SMichael Barkowski /* 0x00220802 */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ 1075bbeea86SMichael Barkowski | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 1085bbeea86SMichael Barkowski | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ 109fc549c87SMichael Barkowski | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 1105bbeea86SMichael Barkowski | (3 << TIMING_CFG1_REFREC_SHIFT) \ 1115bbeea86SMichael Barkowski | (2 << TIMING_CFG1_WRREC_SHIFT) \ 112fc549c87SMichael Barkowski | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 113fc549c87SMichael Barkowski | (2 << TIMING_CFG1_WRTORD_SHIFT)) 1145bbeea86SMichael Barkowski /* 0x26253222 */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 1165bbeea86SMichael Barkowski | (31 << TIMING_CFG2_CPO_SHIFT) \ 117fc549c87SMichael Barkowski | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 118fc549c87SMichael Barkowski | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 119fc549c87SMichael Barkowski | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 120fc549c87SMichael Barkowski | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 1215bbeea86SMichael Barkowski | (7 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1225bbeea86SMichael Barkowski /* 0x1f9048c7 */ 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 125fc549c87SMichael Barkowski /* 0x02000000 */ 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \ 127fc549c87SMichael Barkowski | (0x0232 << SDRAM_MODE_SD_SHIFT)) 1285bbeea86SMichael Barkowski /* 0x44480232 */ 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \ 131fc549c87SMichael Barkowski | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 132fc549c87SMichael Barkowski /* 0x03200064 */ 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000003 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 135fc549c87SMichael Barkowski | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 136fc549c87SMichael Barkowski | SDRAM_CFG_32_BE) 137fc549c87SMichael Barkowski /* 0x43080000 */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1391c274c4eSKim Phillips #endif 1401c274c4eSKim Phillips 1411c274c4eSKim Phillips /* 1421c274c4eSKim Phillips * Memory test 1431c274c4eSKim Phillips */ 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x03f00000 1471c274c4eSKim Phillips 1481c274c4eSKim Phillips /* 1491c274c4eSKim Phillips * The reserved memory 1501c274c4eSKim Phillips */ 15114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 1521c274c4eSKim Phillips 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 1551c274c4eSKim Phillips #else 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 1571c274c4eSKim Phillips #endif 1581c274c4eSKim Phillips 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 1604a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 161c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ 1621c274c4eSKim Phillips 1631c274c4eSKim Phillips /* 1641c274c4eSKim Phillips * Initial RAM Base Address Setup 1651c274c4eSKim Phillips */ 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 168553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 1694dde49d8SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 1704dde49d8SJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1711c274c4eSKim Phillips 1721c274c4eSKim Phillips /* 1731c274c4eSKim Phillips * Local Bus Configuration & Clock Setup 1741c274c4eSKim Phillips */ 175c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 176c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 1781c274c4eSKim Phillips 1791c274c4eSKim Phillips /* 1801c274c4eSKim Phillips * FLASH on the Local Bus 1811c274c4eSKim Phillips */ 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 18300b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1871c274c4eSKim Phillips 1884dde49d8SJoe Hershberger /* Window base at flash base */ 1894dde49d8SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 1907d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) 1911c274c4eSKim Phillips 1924dde49d8SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 1937d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 1947d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 1954dde49d8SJoe Hershberger | BR_V) /* valid */ 1967d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 1977d6a0982SJoe Hershberger | OR_GPCM_XAM \ 1987d6a0982SJoe Hershberger | OR_GPCM_CSNT \ 1997d6a0982SJoe Hershberger | OR_GPCM_ACS_DIV2 \ 2007d6a0982SJoe Hershberger | OR_GPCM_XACS \ 2017d6a0982SJoe Hershberger | OR_GPCM_SCY_15 \ 2027d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2037d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2047d6a0982SJoe Hershberger | OR_GPCM_EAD) 2057d6a0982SJoe Hershberger /* 0xFE006FF7 */ 2061c274c4eSKim Phillips 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 2091c274c4eSKim Phillips 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2111c274c4eSKim Phillips 2121c274c4eSKim Phillips /* 2131c274c4eSKim Phillips * Serial Port 2141c274c4eSKim Phillips */ 2151c274c4eSKim Phillips #define CONFIG_CONS_INDEX 1 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 2201c274c4eSKim Phillips 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 2221c274c4eSKim Phillips {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 2231c274c4eSKim Phillips 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 2261c274c4eSKim Phillips 2271c274c4eSKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 228a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 2291c274c4eSKim Phillips /* Use the HUSH parser */ 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2311c274c4eSKim Phillips 2321c274c4eSKim Phillips /* pass open firmware flat tree */ 2331c274c4eSKim Phillips #define CONFIG_OF_LIBFDT 1 2341c274c4eSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 2355b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2361c274c4eSKim Phillips 2371c274c4eSKim Phillips /* I2C */ 23800f792e0SHeiko Schocher #define CONFIG_SYS_I2C 23900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 24000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 24100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 24200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 24300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 2441c274c4eSKim Phillips 2451c274c4eSKim Phillips /* 2460fa7a1b4SMichael Barkowski * Config on-board EEPROM 2471c274c4eSKim Phillips */ 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 2521c274c4eSKim Phillips 2531c274c4eSKim Phillips /* 2541c274c4eSKim Phillips * General PCI 2551c274c4eSKim Phillips * Addresses are mapped 1-1. 2561c274c4eSKim Phillips */ 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0xd0000000 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */ 2661c274c4eSKim Phillips 2671c274c4eSKim Phillips #ifdef CONFIG_PCI 268842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 2698f325cffSMichael Barkowski #define CONFIG_PCI_SKIP_HOST_BRIDGE 2701c274c4eSKim Phillips #define CONFIG_PCI_PNP /* do pci plug-and-play */ 2711c274c4eSKim Phillips 2721c274c4eSKim Phillips #undef CONFIG_EEPRO100 2731c274c4eSKim Phillips #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 2751c274c4eSKim Phillips 2761c274c4eSKim Phillips #endif /* CONFIG_PCI */ 2771c274c4eSKim Phillips 2781c274c4eSKim Phillips /* 2791c274c4eSKim Phillips * QE UEC ethernet configuration 2801c274c4eSKim Phillips */ 2811c274c4eSKim Phillips #define CONFIG_UEC_ETH 28278b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 2831c274c4eSKim Phillips 2841c274c4eSKim Phillips #define CONFIG_UEC_ETH1 /* ETH3 */ 2851c274c4eSKim Phillips 2861c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH1 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */ 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK QE_CLK9 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK QE_CLK10 2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR 4 292865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII 293582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 2941c274c4eSKim Phillips #endif 2951c274c4eSKim Phillips 2961c274c4eSKim Phillips #define CONFIG_UEC_ETH2 /* ETH4 */ 2971c274c4eSKim Phillips 2981c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH2 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK QE_CLK16 3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK QE_CLK3 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR 0 304865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII 305582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 3061c274c4eSKim Phillips #endif 3071c274c4eSKim Phillips 3081c274c4eSKim Phillips /* 3091c274c4eSKim Phillips * Environment 3101c274c4eSKim Phillips */ 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3125a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3134dde49d8SJoe Hershberger #define CONFIG_ENV_ADDR \ 3144dde49d8SJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 3150e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 3160e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 3171c274c4eSKim Phillips #else 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 31993f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 3210e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 3221c274c4eSKim Phillips #endif 3231c274c4eSKim Phillips 3241c274c4eSKim Phillips #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 3261c274c4eSKim Phillips 3271c274c4eSKim Phillips /* 3281c274c4eSKim Phillips * BOOTP options 3291c274c4eSKim Phillips */ 3301c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE 3311c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTPATH 3321c274c4eSKim Phillips #define CONFIG_BOOTP_GATEWAY 3331c274c4eSKim Phillips #define CONFIG_BOOTP_HOSTNAME 3341c274c4eSKim Phillips 3351c274c4eSKim Phillips /* 3361c274c4eSKim Phillips * Command line configuration. 3371c274c4eSKim Phillips */ 3381c274c4eSKim Phillips #include <config_cmd_default.h> 3391c274c4eSKim Phillips 3401c274c4eSKim Phillips #define CONFIG_CMD_PING 3411c274c4eSKim Phillips #define CONFIG_CMD_I2C 3420fa7a1b4SMichael Barkowski #define CONFIG_CMD_EEPROM 3431c274c4eSKim Phillips #define CONFIG_CMD_ASKENV 3441c274c4eSKim Phillips 3451c274c4eSKim Phillips #if defined(CONFIG_PCI) 3461c274c4eSKim Phillips #define CONFIG_CMD_PCI 3471c274c4eSKim Phillips #endif 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 349bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 3501c274c4eSKim Phillips #undef CONFIG_CMD_LOADS 3511c274c4eSKim Phillips #endif 3521c274c4eSKim Phillips 3531c274c4eSKim Phillips #undef CONFIG_WATCHDOG /* watchdog disabled */ 3541c274c4eSKim Phillips 3551c274c4eSKim Phillips /* 3561c274c4eSKim Phillips * Miscellaneous configurable options 3571c274c4eSKim Phillips */ 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 3601c274c4eSKim Phillips 3611c274c4eSKim Phillips #if (CONFIG_CMD_KGDB) 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 3631c274c4eSKim Phillips #else 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 3651c274c4eSKim Phillips #endif 3661c274c4eSKim Phillips 3674dde49d8SJoe Hershberger /* Print Buffer Size */ 3684dde49d8SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 3704dde49d8SJoe Hershberger /* Boot Argument Buffer Size */ 3714dde49d8SJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 3721c274c4eSKim Phillips 3731c274c4eSKim Phillips /* 3741c274c4eSKim Phillips * For booting Linux, the board info and command line data 3759f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 3761c274c4eSKim Phillips * the maximum mapped by the Linux kernel during initialization. 3771c274c4eSKim Phillips */ 3784dde49d8SJoe Hershberger /* Initial Memory map for Linux */ 3794dde49d8SJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 3801c274c4eSKim Phillips 3811c274c4eSKim Phillips /* 3821c274c4eSKim Phillips * Core HID Setup 3831c274c4eSKim Phillips */ 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 3851a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 3861a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 3881c274c4eSKim Phillips 3891c274c4eSKim Phillips /* 3901c274c4eSKim Phillips * MMU Setup 3911c274c4eSKim Phillips */ 39231d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 3931c274c4eSKim Phillips 3941c274c4eSKim Phillips /* DDR: cache cacheable */ 3954dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 39672cd4087SJoe Hershberger | BATL_PP_RW \ 3974dde49d8SJoe Hershberger | BATL_MEMCOHERENCE) 3984dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 3994dde49d8SJoe Hershberger | BATU_BL_256M \ 4004dde49d8SJoe Hershberger | BATU_VS \ 4014dde49d8SJoe Hershberger | BATU_VP) 4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 4041c274c4eSKim Phillips 4051c274c4eSKim Phillips /* IMMRBAR & PCI IO: cache-inhibit and guarded */ 4064dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \ 40772cd4087SJoe Hershberger | BATL_PP_RW \ 4084dde49d8SJoe Hershberger | BATL_CACHEINHIBIT \ 4094dde49d8SJoe Hershberger | BATL_GUARDEDSTORAGE) 4104dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \ 4114dde49d8SJoe Hershberger | BATU_BL_4M \ 4124dde49d8SJoe Hershberger | BATU_VS \ 4134dde49d8SJoe Hershberger | BATU_VP) 4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 4161c274c4eSKim Phillips 4171c274c4eSKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 4184dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \ 41972cd4087SJoe Hershberger | BATL_PP_RW \ 4204dde49d8SJoe Hershberger | BATL_MEMCOHERENCE) 4214dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \ 4224dde49d8SJoe Hershberger | BATU_BL_32M \ 4234dde49d8SJoe Hershberger | BATU_VS \ 4244dde49d8SJoe Hershberger | BATU_VP) 4254dde49d8SJoe Hershberger #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \ 42672cd4087SJoe Hershberger | BATL_PP_RW \ 4274dde49d8SJoe Hershberger | BATL_CACHEINHIBIT \ 4284dde49d8SJoe Hershberger | BATL_GUARDEDSTORAGE) 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 4301c274c4eSKim Phillips 4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 4351c274c4eSKim Phillips 4361c274c4eSKim Phillips /* Stack in dcache: cacheable, no memory coherence */ 43772cd4087SJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 4384dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR \ 4394dde49d8SJoe Hershberger | BATU_BL_128K \ 4404dde49d8SJoe Hershberger | BATU_VS \ 4414dde49d8SJoe Hershberger | BATU_VP) 4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 4441c274c4eSKim Phillips 4451c274c4eSKim Phillips #ifdef CONFIG_PCI 4461c274c4eSKim Phillips /* PCI MEM space: cacheable */ 4474dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS \ 44872cd4087SJoe Hershberger | BATL_PP_RW \ 4494dde49d8SJoe Hershberger | BATL_MEMCOHERENCE) 4504dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS \ 4514dde49d8SJoe Hershberger | BATU_BL_256M \ 4524dde49d8SJoe Hershberger | BATU_VS \ 4534dde49d8SJoe Hershberger | BATU_VP) 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 4561c274c4eSKim Phillips /* PCI MMIO space: cache-inhibit and guarded */ 4574dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS \ 45872cd4087SJoe Hershberger | BATL_PP_RW \ 4594dde49d8SJoe Hershberger | BATL_CACHEINHIBIT \ 4604dde49d8SJoe Hershberger | BATL_GUARDEDSTORAGE) 4614dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS \ 4624dde49d8SJoe Hershberger | BATU_BL_256M \ 4634dde49d8SJoe Hershberger | BATU_VS \ 4644dde49d8SJoe Hershberger | BATU_VP) 4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 4671c274c4eSKim Phillips #else 4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (0) 4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (0) 4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 4761c274c4eSKim Phillips #endif 4771c274c4eSKim Phillips 4781c274c4eSKim Phillips /* Nothing in BAT7 */ 4796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 4831c274c4eSKim Phillips 4841c274c4eSKim Phillips #if (CONFIG_CMD_KGDB) 4851c274c4eSKim Phillips #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 4861c274c4eSKim Phillips #endif 4871c274c4eSKim Phillips 4881c274c4eSKim Phillips /* 4891c274c4eSKim Phillips * Environment Configuration 4901c274c4eSKim Phillips */ 4911c274c4eSKim Phillips #define CONFIG_ENV_OVERWRITE 4921c274c4eSKim Phillips 493977b5758SKim Phillips #define CONFIG_HAS_ETH0 /* add support for "ethaddr" */ 4941c274c4eSKim Phillips #define CONFIG_HAS_ETH1 /* add support for "eth1addr" */ 4951c274c4eSKim Phillips 4964dde49d8SJoe Hershberger /* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM 4974dde49d8SJoe Hershberger * (see CONFIG_SYS_I2C_EEPROM) */ 4984dde49d8SJoe Hershberger /* MAC address offset in I2C EEPROM */ 4994dde49d8SJoe Hershberger #define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00 5005b2793a3SMichael Barkowski 5014dde49d8SJoe Hershberger #define CONFIG_NETDEV "eth1" 5021c274c4eSKim Phillips 5031c274c4eSKim Phillips #define CONFIG_HOSTNAME mpc8323erdb 5048b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 505b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 5064dde49d8SJoe Hershberger /* U-Boot image on TFTP server */ 5074dde49d8SJoe Hershberger #define CONFIG_UBOOTPATH "u-boot.bin" 5084dde49d8SJoe Hershberger #define CONFIG_FDTFILE "mpc832x_rdb.dtb" 5094dde49d8SJoe Hershberger #define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot" 5101c274c4eSKim Phillips 5114dde49d8SJoe Hershberger /* default location for tftp and bootm */ 5124dde49d8SJoe Hershberger #define CONFIG_LOADADDR 800000 5137fd0bea2SKim Phillips #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 5141c274c4eSKim Phillips #define CONFIG_BAUDRATE 115200 5151c274c4eSKim Phillips 5161c274c4eSKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \ 5174dde49d8SJoe Hershberger "netdev=" CONFIG_NETDEV "\0" \ 5184dde49d8SJoe Hershberger "uboot=" CONFIG_UBOOTPATH "\0" \ 5191c274c4eSKim Phillips "tftpflash=tftp $loadaddr $uboot;" \ 5205368c55dSMarek Vasut "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ 5215368c55dSMarek Vasut " +$filesize; " \ 5225368c55dSMarek Vasut "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ 5235368c55dSMarek Vasut " +$filesize; " \ 5245368c55dSMarek Vasut "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 5255368c55dSMarek Vasut " $filesize; " \ 5265368c55dSMarek Vasut "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ 5275368c55dSMarek Vasut " +$filesize; " \ 5285368c55dSMarek Vasut "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ 5295368c55dSMarek Vasut " $filesize\0" \ 53079f516bcSKim Phillips "fdtaddr=780000\0" \ 5314dde49d8SJoe Hershberger "fdtfile=" CONFIG_FDTFILE "\0" \ 5321c274c4eSKim Phillips "ramdiskaddr=1000000\0" \ 5334dde49d8SJoe Hershberger "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \ 5341c274c4eSKim Phillips "console=ttyS0\0" \ 5351c274c4eSKim Phillips "setbootargs=setenv bootargs " \ 5361c274c4eSKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\ 5371c274c4eSKim Phillips "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ 5384dde49d8SJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\ 5394dde49d8SJoe Hershberger "$netdev:off "\ 5401c274c4eSKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" 5411c274c4eSKim Phillips 5421c274c4eSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 5431c274c4eSKim Phillips "setenv rootdev /dev/nfs;" \ 5441c274c4eSKim Phillips "run setbootargs;" \ 5451c274c4eSKim Phillips "run setipargs;" \ 5461c274c4eSKim Phillips "tftp $loadaddr $bootfile;" \ 5471c274c4eSKim Phillips "tftp $fdtaddr $fdtfile;" \ 5481c274c4eSKim Phillips "bootm $loadaddr - $fdtaddr" 5491c274c4eSKim Phillips 5501c274c4eSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 5511c274c4eSKim Phillips "setenv rootdev /dev/ram;" \ 5521c274c4eSKim Phillips "run setbootargs;" \ 5531c274c4eSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 5541c274c4eSKim Phillips "tftp $loadaddr $bootfile;" \ 5551c274c4eSKim Phillips "tftp $fdtaddr $fdtfile;" \ 5561c274c4eSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 5571c274c4eSKim Phillips 5581c274c4eSKim Phillips #endif /* __CONFIG_H */ 559