xref: /rk3399_rockchip-uboot/include/configs/MPC8323ERDB.h (revision fc549c871f43933396a5b3e21d897023d4b31b8d)
11c274c4eSKim Phillips /*
21c274c4eSKim Phillips  * Copyright (C) 2007 Freescale Semiconductor, Inc.
31c274c4eSKim Phillips  *
41c274c4eSKim Phillips  * This program is free software; you can redistribute it and/or modify it
51c274c4eSKim Phillips  * under the terms of the GNU General Public License version 2 as published
61c274c4eSKim Phillips  * by the Free Software Foundation.
71c274c4eSKim Phillips  */
81c274c4eSKim Phillips 
91c274c4eSKim Phillips #ifndef __CONFIG_H
101c274c4eSKim Phillips #define __CONFIG_H
111c274c4eSKim Phillips 
121c274c4eSKim Phillips /*
131c274c4eSKim Phillips  * High Level Configuration Options
141c274c4eSKim Phillips  */
151c274c4eSKim Phillips #define CONFIG_E300		1	/* E300 family */
161c274c4eSKim Phillips #define CONFIG_QE		1	/* Has QE */
171c274c4eSKim Phillips #define CONFIG_MPC83XX		1	/* MPC83xx family */
181c274c4eSKim Phillips #define CONFIG_MPC832X		1	/* MPC832x CPU specific */
191c274c4eSKim Phillips 
201c274c4eSKim Phillips #define CONFIG_PCI		1
211c274c4eSKim Phillips #define CONFIG_83XX_GENERIC_PCI	1
221c274c4eSKim Phillips 
231c274c4eSKim Phillips /*
241c274c4eSKim Phillips  * System Clock Setup
251c274c4eSKim Phillips  */
261c274c4eSKim Phillips #define CONFIG_83XX_CLKIN	66666667	/* in Hz */
271c274c4eSKim Phillips 
281c274c4eSKim Phillips #ifndef CONFIG_SYS_CLK_FREQ
291c274c4eSKim Phillips #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
301c274c4eSKim Phillips #endif
311c274c4eSKim Phillips 
321c274c4eSKim Phillips /*
331c274c4eSKim Phillips  * Hardware Reset Configuration Word
341c274c4eSKim Phillips  */
351c274c4eSKim Phillips #define CFG_HRCW_LOW (\
361c274c4eSKim Phillips 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
371c274c4eSKim Phillips 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
381c274c4eSKim Phillips 	HRCWL_VCO_1X2 |\
391c274c4eSKim Phillips 	HRCWL_CSB_TO_CLKIN_2X1 |\
401c274c4eSKim Phillips 	HRCWL_CORE_TO_CSB_2_5X1 |\
411c274c4eSKim Phillips 	HRCWL_CE_PLL_VCO_DIV_2 |\
421c274c4eSKim Phillips 	HRCWL_CE_PLL_DIV_1X1 |\
431c274c4eSKim Phillips 	HRCWL_CE_TO_PLL_1X3)
441c274c4eSKim Phillips 
451c274c4eSKim Phillips #define CFG_HRCW_HIGH (\
461c274c4eSKim Phillips 	HRCWH_PCI_HOST |\
471c274c4eSKim Phillips 	HRCWH_PCI1_ARBITER_ENABLE |\
481c274c4eSKim Phillips 	HRCWH_CORE_ENABLE |\
491c274c4eSKim Phillips 	HRCWH_FROM_0X00000100 |\
501c274c4eSKim Phillips 	HRCWH_BOOTSEQ_DISABLE |\
511c274c4eSKim Phillips 	HRCWH_SW_WATCHDOG_DISABLE |\
521c274c4eSKim Phillips 	HRCWH_ROM_LOC_LOCAL_16BIT |\
531c274c4eSKim Phillips 	HRCWH_BIG_ENDIAN |\
541c274c4eSKim Phillips 	HRCWH_LALE_NORMAL)
551c274c4eSKim Phillips 
561c274c4eSKim Phillips /*
571c274c4eSKim Phillips  * System IO Config
581c274c4eSKim Phillips  */
591c274c4eSKim Phillips #define CFG_SICRL		0x00000000
601c274c4eSKim Phillips 
611c274c4eSKim Phillips #define CONFIG_BOARD_EARLY_INIT_F	/* call board_pre_init */
621c274c4eSKim Phillips 
631c274c4eSKim Phillips /*
641c274c4eSKim Phillips  * IMMR new address
651c274c4eSKim Phillips  */
661c274c4eSKim Phillips #define CFG_IMMR		0xE0000000
671c274c4eSKim Phillips 
681c274c4eSKim Phillips /*
691c274c4eSKim Phillips  * DDR Setup
701c274c4eSKim Phillips  */
711c274c4eSKim Phillips #define CFG_DDR_BASE		0x00000000	/* DDR is system memory */
721c274c4eSKim Phillips #define CFG_SDRAM_BASE		CFG_DDR_BASE
731c274c4eSKim Phillips #define CFG_DDR_SDRAM_BASE	CFG_DDR_BASE
741c274c4eSKim Phillips #define CFG_DDRCDR		0x73000002	/* DDR II voltage is 1.8V */
751c274c4eSKim Phillips 
761c274c4eSKim Phillips #undef CONFIG_SPD_EEPROM
771c274c4eSKim Phillips #if defined(CONFIG_SPD_EEPROM)
781c274c4eSKim Phillips /* Determine DDR configuration from I2C interface
791c274c4eSKim Phillips  */
801c274c4eSKim Phillips #define SPD_EEPROM_ADDRESS	0x51	/* DDR SODIMM */
811c274c4eSKim Phillips #else
821c274c4eSKim Phillips /* Manually set up DDR parameters
831c274c4eSKim Phillips  */
841c274c4eSKim Phillips #define CFG_DDR_SIZE		64	/* MB */
85*fc549c87SMichael Barkowski #define CFG_DDR_CS0_CONFIG	( CSCONFIG_EN \
86*fc549c87SMichael Barkowski 				| CSCONFIG_AP \
87*fc549c87SMichael Barkowski 				| 0x00040000 /* TODO */ \
88*fc549c87SMichael Barkowski 				| CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9 )
89*fc549c87SMichael Barkowski 				/* 0x80840101 */
90*fc549c87SMichael Barkowski #define CFG_DDR_TIMING_0	( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
91*fc549c87SMichael Barkowski 				| ( 0 << TIMING_CFG0_WRT_SHIFT ) \
92*fc549c87SMichael Barkowski 				| ( 0 << TIMING_CFG0_RRT_SHIFT ) \
93*fc549c87SMichael Barkowski 				| ( 0 << TIMING_CFG0_WWT_SHIFT ) \
94*fc549c87SMichael Barkowski 				| ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
95*fc549c87SMichael Barkowski 				| ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
96*fc549c87SMichael Barkowski 				| ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
97*fc549c87SMichael Barkowski 				| ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
98*fc549c87SMichael Barkowski 				/* 0x00220802 */
99*fc549c87SMichael Barkowski #define CFG_DDR_TIMING_1	( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \
100*fc549c87SMichael Barkowski 				| ( 9 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
101*fc549c87SMichael Barkowski 				| ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \
102*fc549c87SMichael Barkowski 				| ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
103*fc549c87SMichael Barkowski 				| (13 << TIMING_CFG1_REFREC_SHIFT ) \
104*fc549c87SMichael Barkowski 				| ( 3 << TIMING_CFG1_WRREC_SHIFT ) \
105*fc549c87SMichael Barkowski 				| ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
106*fc549c87SMichael Barkowski 				| ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
107*fc549c87SMichael Barkowski 				/* 0x3935d322 */
108*fc549c87SMichael Barkowski #define CFG_DDR_TIMING_2	( (31 << TIMING_CFG2_CPO_SHIFT ) \
109*fc549c87SMichael Barkowski 				| ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
110*fc549c87SMichael Barkowski 				| ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
111*fc549c87SMichael Barkowski 				| ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
112*fc549c87SMichael Barkowski 				| ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
113*fc549c87SMichael Barkowski 				| (10 << TIMING_CFG2_FOUR_ACT_SHIFT) )
114*fc549c87SMichael Barkowski 				/* 0x0f9048ca */
1151c274c4eSKim Phillips #define CFG_DDR_TIMING_3	0x00000000
116*fc549c87SMichael Barkowski #define CFG_DDR_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
117*fc549c87SMichael Barkowski 				/* 0x02000000 */
118*fc549c87SMichael Barkowski #define CFG_DDR_MODE		( ( 0x4440 << SDRAM_MODE_ESD_SHIFT ) \
119*fc549c87SMichael Barkowski 				| ( 0x0232 << SDRAM_MODE_SD_SHIFT ) )
120*fc549c87SMichael Barkowski 				/* 0x44400232 */
1211c274c4eSKim Phillips #define CFG_DDR_MODE2		0x8000c000
122*fc549c87SMichael Barkowski #define CFG_DDR_INTERVAL	( ( 800 << SDRAM_INTERVAL_REFINT_SHIFT ) \
123*fc549c87SMichael Barkowski 				| ( 100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
124*fc549c87SMichael Barkowski 				/* 0x03200064 */
1251c274c4eSKim Phillips #define CFG_DDR_CS0_BNDS	0x00000003
126*fc549c87SMichael Barkowski #define CFG_DDR_SDRAM_CFG	( SDRAM_CFG_SREN \
127*fc549c87SMichael Barkowski 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
128*fc549c87SMichael Barkowski 				| SDRAM_CFG_32_BE )
129*fc549c87SMichael Barkowski 				/* 0x43080000 */
1301c274c4eSKim Phillips #define CFG_DDR_SDRAM_CFG2	0x00401000
1311c274c4eSKim Phillips #endif
1321c274c4eSKim Phillips 
1331c274c4eSKim Phillips /*
1341c274c4eSKim Phillips  * Memory test
1351c274c4eSKim Phillips  */
1361c274c4eSKim Phillips #undef CFG_DRAM_TEST		/* memory test, takes time */
1371c274c4eSKim Phillips #define CFG_MEMTEST_START	0x00030000	/* memtest region */
1381c274c4eSKim Phillips #define CFG_MEMTEST_END		0x03f00000
1391c274c4eSKim Phillips 
1401c274c4eSKim Phillips /*
1411c274c4eSKim Phillips  * The reserved memory
1421c274c4eSKim Phillips  */
1431c274c4eSKim Phillips #define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */
1441c274c4eSKim Phillips 
1451c274c4eSKim Phillips #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
1461c274c4eSKim Phillips #define CFG_RAMBOOT
1471c274c4eSKim Phillips #else
1481c274c4eSKim Phillips #undef  CFG_RAMBOOT
1491c274c4eSKim Phillips #endif
1501c274c4eSKim Phillips 
151b2893e1fSTimur Tabi /* CFG_MONITOR_LEN must be a multiple of CFG_ENV_SECT_SIZE */
1521c274c4eSKim Phillips #define CFG_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */
1531c274c4eSKim Phillips #define CFG_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */
1541c274c4eSKim Phillips 
1551c274c4eSKim Phillips /*
1561c274c4eSKim Phillips  * Initial RAM Base Address Setup
1571c274c4eSKim Phillips  */
1581c274c4eSKim Phillips #define CFG_INIT_RAM_LOCK	1
1591c274c4eSKim Phillips #define CFG_INIT_RAM_ADDR	0xE6000000	/* Initial RAM address */
1601c274c4eSKim Phillips #define CFG_INIT_RAM_END	0x1000		/* End of used area in RAM */
1611c274c4eSKim Phillips #define CFG_GBL_DATA_SIZE	0x100		/* num bytes initial data */
1621c274c4eSKim Phillips #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
1631c274c4eSKim Phillips 
1641c274c4eSKim Phillips /*
1651c274c4eSKim Phillips  * Local Bus Configuration & Clock Setup
1661c274c4eSKim Phillips  */
1671c274c4eSKim Phillips #define CFG_LCRR		(LCRR_DBYP | LCRR_CLKDIV_2)
1681c274c4eSKim Phillips #define CFG_LBC_LBCR		0x00000000
1691c274c4eSKim Phillips 
1701c274c4eSKim Phillips /*
1711c274c4eSKim Phillips  * FLASH on the Local Bus
1721c274c4eSKim Phillips  */
1731c274c4eSKim Phillips #define CFG_FLASH_CFI		/* use the Common Flash Interface */
1741c274c4eSKim Phillips #define CFG_FLASH_CFI_DRIVER	/* use the CFI driver */
1751c274c4eSKim Phillips #define CFG_FLASH_BASE		0xFE000000	/* FLASH base address */
1761c274c4eSKim Phillips #define CFG_FLASH_SIZE		16	/* FLASH size is 16M */
1771c274c4eSKim Phillips 
1781c274c4eSKim Phillips #define CFG_LBLAWBAR0_PRELIM	CFG_FLASH_BASE	/* Window base at flash base */
1791c274c4eSKim Phillips #define CFG_LBLAWAR0_PRELIM	0x80000018	/* 32MB window size */
1801c274c4eSKim Phillips 
1811c274c4eSKim Phillips #define CFG_BR0_PRELIM	(CFG_FLASH_BASE |	/* Flash Base address */ \
1821c274c4eSKim Phillips 			(2 << BR_PS_SHIFT) |	/* 16 bit port size */ \
1831c274c4eSKim Phillips 			BR_V)			/* valid */
1841c274c4eSKim Phillips #define CFG_OR0_PRELIM		0xfe006ff7	/* 16MB Flash size */
1851c274c4eSKim Phillips 
1861c274c4eSKim Phillips #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
1871c274c4eSKim Phillips #define CFG_MAX_FLASH_SECT	128		/* sectors per device */
1881c274c4eSKim Phillips 
1891c274c4eSKim Phillips #undef CFG_FLASH_CHECKSUM
1901c274c4eSKim Phillips 
1911c274c4eSKim Phillips /*
1921c274c4eSKim Phillips  * SDRAM on the Local Bus
1931c274c4eSKim Phillips  */
1941c274c4eSKim Phillips #undef CFG_LB_SDRAM		/* The board has not SRDAM on local bus */
1951c274c4eSKim Phillips 
1961c274c4eSKim Phillips #ifdef CFG_LB_SDRAM
1971c274c4eSKim Phillips #define CFG_LBC_SDRAM_BASE	0xF0000000	/* SDRAM base address */
1981c274c4eSKim Phillips #define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */
1991c274c4eSKim Phillips 
2001c274c4eSKim Phillips #define CFG_LBLAWBAR2_PRELIM	CFG_LBC_SDRAM_BASE
2011c274c4eSKim Phillips #define CFG_LBLAWAR2_PRELIM	0x80000019	/* 64MB */
2021c274c4eSKim Phillips 
2031c274c4eSKim Phillips /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
2041c274c4eSKim Phillips /*
2051c274c4eSKim Phillips  * Base Register 2 and Option Register 2 configure SDRAM.
2061c274c4eSKim Phillips  * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
2071c274c4eSKim Phillips  *
2081c274c4eSKim Phillips  * For BR2, need:
2091c274c4eSKim Phillips  *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
2101c274c4eSKim Phillips  *    port size = 32-bits = BR2[19:20] = 11
2111c274c4eSKim Phillips  *    no parity checking = BR2[21:22] = 00
2121c274c4eSKim Phillips  *    SDRAM for MSEL = BR2[24:26] = 011
2131c274c4eSKim Phillips  *    Valid = BR[31] = 1
2141c274c4eSKim Phillips  *
2151c274c4eSKim Phillips  * 0    4    8    12   16   20   24   28
2161c274c4eSKim Phillips  * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
2171c274c4eSKim Phillips  *
2181c274c4eSKim Phillips  * CFG_LBC_SDRAM_BASE should be masked and OR'ed into
2191c274c4eSKim Phillips  * the top 17 bits of BR2.
2201c274c4eSKim Phillips  */
2211c274c4eSKim Phillips 
2221c274c4eSKim Phillips #define CFG_BR2_PRELIM	0xf0001861	/*Port size=32bit, MSEL=SDRAM */
2231c274c4eSKim Phillips 
2241c274c4eSKim Phillips /*
2251c274c4eSKim Phillips  * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
2261c274c4eSKim Phillips  *
2271c274c4eSKim Phillips  * For OR2, need:
2281c274c4eSKim Phillips  *    64MB mask for AM, OR2[0:7] = 1111 1100
2291c274c4eSKim Phillips  *                 XAM, OR2[17:18] = 11
2301c274c4eSKim Phillips  *    9 columns OR2[19-21] = 010
2311c274c4eSKim Phillips  *    13 rows   OR2[23-25] = 100
2321c274c4eSKim Phillips  *    EAD set for extra time OR[31] = 1
2331c274c4eSKim Phillips  *
2341c274c4eSKim Phillips  * 0    4    8    12   16   20   24   28
2351c274c4eSKim Phillips  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
2361c274c4eSKim Phillips  */
2371c274c4eSKim Phillips 
2381c274c4eSKim Phillips #define CFG_OR2_PRELIM	0xfc006901
2391c274c4eSKim Phillips 
2401c274c4eSKim Phillips #define CFG_LBC_LSRT	0x32000000	/* LB sdram refresh timer, about 6us */
2411c274c4eSKim Phillips #define CFG_LBC_MRTPR	0x20000000	/* LB refresh timer prescal, 266MHz/32 */
2421c274c4eSKim Phillips 
2431c274c4eSKim Phillips /*
2441c274c4eSKim Phillips  * LSDMR masks
2451c274c4eSKim Phillips  */
2461c274c4eSKim Phillips #define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4))
2471c274c4eSKim Phillips #define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4))
2481c274c4eSKim Phillips #define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4))
2491c274c4eSKim Phillips #define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4))
2501c274c4eSKim Phillips #define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4))
2511c274c4eSKim Phillips #define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4))
2521c274c4eSKim Phillips #define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4))
2531c274c4eSKim Phillips #define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4))
2541c274c4eSKim Phillips 
2551c274c4eSKim Phillips #define CFG_LBC_LSDMR_COMMON	0x0063b723
2561c274c4eSKim Phillips 
2571c274c4eSKim Phillips /*
2581c274c4eSKim Phillips  * SDRAM Controller configuration sequence.
2591c274c4eSKim Phillips  */
2601c274c4eSKim Phillips #define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \
2611c274c4eSKim Phillips 				| CFG_LBC_LSDMR_OP_PCHALL)
2621c274c4eSKim Phillips #define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \
2631c274c4eSKim Phillips 				| CFG_LBC_LSDMR_OP_ARFRSH)
2641c274c4eSKim Phillips #define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \
2651c274c4eSKim Phillips 				| CFG_LBC_LSDMR_OP_ARFRSH)
2661c274c4eSKim Phillips #define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \
2671c274c4eSKim Phillips 				| CFG_LBC_LSDMR_OP_MRW)
2681c274c4eSKim Phillips #define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \
2691c274c4eSKim Phillips 				| CFG_LBC_LSDMR_OP_NORMAL)
2701c274c4eSKim Phillips 
2711c274c4eSKim Phillips #endif
2721c274c4eSKim Phillips 
2731c274c4eSKim Phillips /*
2741c274c4eSKim Phillips  * Windows to access PIB via local bus
2751c274c4eSKim Phillips  */
2761c274c4eSKim Phillips #define CFG_LBLAWBAR3_PRELIM	0xf8008000	/* windows base 0xf8008000 */
2771c274c4eSKim Phillips #define CFG_LBLAWAR3_PRELIM	0x8000000f	/* windows size 64KB */
2781c274c4eSKim Phillips 
2791c274c4eSKim Phillips /*
2801c274c4eSKim Phillips  * Serial Port
2811c274c4eSKim Phillips  */
2821c274c4eSKim Phillips #define CONFIG_CONS_INDEX	1
2831c274c4eSKim Phillips #undef CONFIG_SERIAL_SOFTWARE_FIFO
2841c274c4eSKim Phillips #define CFG_NS16550
2851c274c4eSKim Phillips #define CFG_NS16550_SERIAL
2861c274c4eSKim Phillips #define CFG_NS16550_REG_SIZE	1
2871c274c4eSKim Phillips #define CFG_NS16550_CLK		get_bus_freq(0)
2881c274c4eSKim Phillips 
2891c274c4eSKim Phillips #define CFG_BAUDRATE_TABLE  \
2901c274c4eSKim Phillips 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
2911c274c4eSKim Phillips 
2921c274c4eSKim Phillips #define CFG_NS16550_COM1	(CFG_IMMR+0x4500)
2931c274c4eSKim Phillips #define CFG_NS16550_COM2	(CFG_IMMR+0x4600)
2941c274c4eSKim Phillips 
2951c274c4eSKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
2961c274c4eSKim Phillips /* Use the HUSH parser */
2971c274c4eSKim Phillips #define CFG_HUSH_PARSER
2981c274c4eSKim Phillips #ifdef CFG_HUSH_PARSER
2991c274c4eSKim Phillips #define CFG_PROMPT_HUSH_PS2 "> "
3001c274c4eSKim Phillips #endif
3011c274c4eSKim Phillips 
3021c274c4eSKim Phillips /* pass open firmware flat tree */
3031c274c4eSKim Phillips #define CONFIG_OF_LIBFDT	1
3041c274c4eSKim Phillips #define CONFIG_OF_BOARD_SETUP	1
3055b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS	1
3061c274c4eSKim Phillips 
3071c274c4eSKim Phillips /* I2C */
3081c274c4eSKim Phillips #define CONFIG_HARD_I2C		/* I2C with hardware support */
3091c274c4eSKim Phillips #undef CONFIG_SOFT_I2C		/* I2C bit-banged */
3101c274c4eSKim Phillips #define CONFIG_FSL_I2C
3111c274c4eSKim Phillips #define CFG_I2C_SPEED	400000	/* I2C speed and slave address */
3121c274c4eSKim Phillips #define CFG_I2C_SLAVE	0x7F
3131c274c4eSKim Phillips #define CFG_I2C_NOPROBES	{0x51}	/* Don't probe these addrs */
3141c274c4eSKim Phillips #define CFG_I2C_OFFSET	0x3000
3151c274c4eSKim Phillips 
3161c274c4eSKim Phillips /*
3171c274c4eSKim Phillips  * Config on-board RTC
3181c274c4eSKim Phillips  */
3191c274c4eSKim Phillips #define CONFIG_RTC_DS1374		/* use ds1374 rtc via i2c */
3201c274c4eSKim Phillips #define CFG_I2C_RTC_ADDR	0x68	/* at address 0x68 */
3211c274c4eSKim Phillips 
3221c274c4eSKim Phillips /*
3231c274c4eSKim Phillips  * General PCI
3241c274c4eSKim Phillips  * Addresses are mapped 1-1.
3251c274c4eSKim Phillips  */
3261c274c4eSKim Phillips #define CFG_PCI1_MEM_BASE	0x80000000
3271c274c4eSKim Phillips #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
3281c274c4eSKim Phillips #define CFG_PCI1_MEM_SIZE	0x10000000	/* 256M */
3291c274c4eSKim Phillips #define CFG_PCI1_MMIO_BASE	0x90000000
3301c274c4eSKim Phillips #define CFG_PCI1_MMIO_PHYS	CFG_PCI1_MMIO_BASE
3311c274c4eSKim Phillips #define CFG_PCI1_MMIO_SIZE	0x10000000	/* 256M */
3321c274c4eSKim Phillips #define CFG_PCI1_IO_BASE		0xd0000000
3331c274c4eSKim Phillips #define CFG_PCI1_IO_PHYS		CFG_PCI1_IO_BASE
3341c274c4eSKim Phillips #define CFG_PCI1_IO_SIZE		0x04000000	/* 64M */
3351c274c4eSKim Phillips 
3361c274c4eSKim Phillips #ifdef CONFIG_PCI
3371c274c4eSKim Phillips 
3381c274c4eSKim Phillips #define CONFIG_NET_MULTI
3391c274c4eSKim Phillips #define CONFIG_PCI_PNP		/* do pci plug-and-play */
3401c274c4eSKim Phillips 
3411c274c4eSKim Phillips #undef CONFIG_EEPRO100
3421c274c4eSKim Phillips #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
3431c274c4eSKim Phillips #define CFG_PCI_SUBSYS_VENDORID	0x1957	/* Freescale */
3441c274c4eSKim Phillips 
3451c274c4eSKim Phillips #endif	/* CONFIG_PCI */
3461c274c4eSKim Phillips 
3471c274c4eSKim Phillips 
3481c274c4eSKim Phillips #ifndef CONFIG_NET_MULTI
3491c274c4eSKim Phillips #define CONFIG_NET_MULTI	1
3501c274c4eSKim Phillips #endif
3511c274c4eSKim Phillips 
3521c274c4eSKim Phillips /*
3531c274c4eSKim Phillips  * QE UEC ethernet configuration
3541c274c4eSKim Phillips  */
3551c274c4eSKim Phillips #define CONFIG_UEC_ETH
356711a7946SKim Phillips #define CONFIG_ETHPRIME		"FSL UEC0"
3571c274c4eSKim Phillips 
3581c274c4eSKim Phillips #define CONFIG_UEC_ETH1		/* ETH3 */
3591c274c4eSKim Phillips 
3601c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH1
3611c274c4eSKim Phillips #define CFG_UEC1_UCC_NUM	2	/* UCC3 */
3621c274c4eSKim Phillips #define CFG_UEC1_RX_CLK		QE_CLK9
3631c274c4eSKim Phillips #define CFG_UEC1_TX_CLK		QE_CLK10
3641c274c4eSKim Phillips #define CFG_UEC1_ETH_TYPE	FAST_ETH
3651c274c4eSKim Phillips #define CFG_UEC1_PHY_ADDR	4
3661c274c4eSKim Phillips #define CFG_UEC1_INTERFACE_MODE	ENET_100_MII
3671c274c4eSKim Phillips #endif
3681c274c4eSKim Phillips 
3691c274c4eSKim Phillips #define CONFIG_UEC_ETH2		/* ETH4 */
3701c274c4eSKim Phillips 
3711c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH2
3721c274c4eSKim Phillips #define CFG_UEC2_UCC_NUM	1	/* UCC2 */
3731c274c4eSKim Phillips #define CFG_UEC2_RX_CLK		QE_CLK16
3741c274c4eSKim Phillips #define CFG_UEC2_TX_CLK		QE_CLK3
3751c274c4eSKim Phillips #define CFG_UEC2_ETH_TYPE	FAST_ETH
3761c274c4eSKim Phillips #define CFG_UEC2_PHY_ADDR	0
3771c274c4eSKim Phillips #define CFG_UEC2_INTERFACE_MODE	ENET_100_MII
3781c274c4eSKim Phillips #endif
3791c274c4eSKim Phillips 
3801c274c4eSKim Phillips /*
3811c274c4eSKim Phillips  * Environment
3821c274c4eSKim Phillips  */
3831c274c4eSKim Phillips #ifndef CFG_RAMBOOT
3841c274c4eSKim Phillips 	#define CFG_ENV_IS_IN_FLASH	1
385b2893e1fSTimur Tabi 	#define CFG_ENV_ADDR		(CFG_MONITOR_BASE + CFG_MONITOR_LEN)
386b2893e1fSTimur Tabi 	#define CFG_ENV_SECT_SIZE	0x20000
3871c274c4eSKim Phillips 	#define CFG_ENV_SIZE		0x2000
3881c274c4eSKim Phillips #else
3891c274c4eSKim Phillips 	#define CFG_NO_FLASH		1	/* Flash is not usable now */
3901c274c4eSKim Phillips 	#define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
3911c274c4eSKim Phillips 	#define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
3921c274c4eSKim Phillips 	#define CFG_ENV_SIZE		0x2000
3931c274c4eSKim Phillips #endif
3941c274c4eSKim Phillips 
3951c274c4eSKim Phillips #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3961c274c4eSKim Phillips #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
3971c274c4eSKim Phillips 
3981c274c4eSKim Phillips /*
3991c274c4eSKim Phillips  * BOOTP options
4001c274c4eSKim Phillips  */
4011c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE
4021c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTPATH
4031c274c4eSKim Phillips #define CONFIG_BOOTP_GATEWAY
4041c274c4eSKim Phillips #define CONFIG_BOOTP_HOSTNAME
4051c274c4eSKim Phillips 
4061c274c4eSKim Phillips /*
4071c274c4eSKim Phillips  * Command line configuration.
4081c274c4eSKim Phillips  */
4091c274c4eSKim Phillips #include <config_cmd_default.h>
4101c274c4eSKim Phillips 
4111c274c4eSKim Phillips #define CONFIG_CMD_PING
4121c274c4eSKim Phillips #define CONFIG_CMD_I2C
4131c274c4eSKim Phillips #define CONFIG_CMD_ASKENV
4141c274c4eSKim Phillips 
4151c274c4eSKim Phillips #if defined(CONFIG_PCI)
4161c274c4eSKim Phillips 	#define CONFIG_CMD_PCI
4171c274c4eSKim Phillips #endif
4181c274c4eSKim Phillips #if defined(CFG_RAMBOOT)
4191c274c4eSKim Phillips 	#undef CONFIG_CMD_ENV
4201c274c4eSKim Phillips 	#undef CONFIG_CMD_LOADS
4211c274c4eSKim Phillips #endif
4221c274c4eSKim Phillips 
4231c274c4eSKim Phillips #undef CONFIG_WATCHDOG		/* watchdog disabled */
4241c274c4eSKim Phillips 
4251c274c4eSKim Phillips /*
4261c274c4eSKim Phillips  * Miscellaneous configurable options
4271c274c4eSKim Phillips  */
4281c274c4eSKim Phillips #define CFG_LONGHELP		/* undef to save memory */
4291c274c4eSKim Phillips #define CFG_LOAD_ADDR		0x2000000	/* default load address */
4301c274c4eSKim Phillips #define CFG_PROMPT		"=> "	/* Monitor Command Prompt */
4311c274c4eSKim Phillips 
4321c274c4eSKim Phillips #if (CONFIG_CMD_KGDB)
4331c274c4eSKim Phillips 	#define CFG_CBSIZE	1024	/* Console I/O Buffer Size */
4341c274c4eSKim Phillips #else
4351c274c4eSKim Phillips 	#define CFG_CBSIZE	256	/* Console I/O Buffer Size */
4361c274c4eSKim Phillips #endif
4371c274c4eSKim Phillips 
4381c274c4eSKim Phillips #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)	/* Print Buffer Size */
4391c274c4eSKim Phillips #define CFG_MAXARGS	16		/* max number of command args */
4401c274c4eSKim Phillips #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
4411c274c4eSKim Phillips #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
4421c274c4eSKim Phillips 
4431c274c4eSKim Phillips /*
4441c274c4eSKim Phillips  * For booting Linux, the board info and command line data
4451c274c4eSKim Phillips  * have to be in the first 8 MB of memory, since this is
4461c274c4eSKim Phillips  * the maximum mapped by the Linux kernel during initialization.
4471c274c4eSKim Phillips  */
4481c274c4eSKim Phillips #define CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */
4491c274c4eSKim Phillips 
4501c274c4eSKim Phillips /*
4511c274c4eSKim Phillips  * Core HID Setup
4521c274c4eSKim Phillips  */
4531c274c4eSKim Phillips #define CFG_HID0_INIT		0x000000000
4541c274c4eSKim Phillips #define CFG_HID0_FINAL		HID0_ENABLE_MACHINE_CHECK
4551c274c4eSKim Phillips #define CFG_HID2		HID2_HBE
4561c274c4eSKim Phillips 
4571c274c4eSKim Phillips /*
4581c274c4eSKim Phillips  * MMU Setup
4591c274c4eSKim Phillips  */
4601c274c4eSKim Phillips 
4611c274c4eSKim Phillips /* DDR: cache cacheable */
4621c274c4eSKim Phillips #define CFG_IBAT0L	(CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
4631c274c4eSKim Phillips #define CFG_IBAT0U	(CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
4641c274c4eSKim Phillips #define CFG_DBAT0L	CFG_IBAT0L
4651c274c4eSKim Phillips #define CFG_DBAT0U	CFG_IBAT0U
4661c274c4eSKim Phillips 
4671c274c4eSKim Phillips /* IMMRBAR & PCI IO: cache-inhibit and guarded */
4681c274c4eSKim Phillips #define CFG_IBAT1L	(CFG_IMMR | BATL_PP_10 | \
4691c274c4eSKim Phillips 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4701c274c4eSKim Phillips #define CFG_IBAT1U	(CFG_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
4711c274c4eSKim Phillips #define CFG_DBAT1L	CFG_IBAT1L
4721c274c4eSKim Phillips #define CFG_DBAT1U	CFG_IBAT1U
4731c274c4eSKim Phillips 
4741c274c4eSKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */
4751c274c4eSKim Phillips #define CFG_IBAT2L	(CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
4761c274c4eSKim Phillips #define CFG_IBAT2U	(CFG_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
4771c274c4eSKim Phillips #define CFG_DBAT2L	(CFG_FLASH_BASE | BATL_PP_10 | \
4781c274c4eSKim Phillips 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4791c274c4eSKim Phillips #define CFG_DBAT2U	CFG_IBAT2U
4801c274c4eSKim Phillips 
4811c274c4eSKim Phillips #define CFG_IBAT3L	(0)
4821c274c4eSKim Phillips #define CFG_IBAT3U	(0)
4831c274c4eSKim Phillips #define CFG_DBAT3L	CFG_IBAT3L
4841c274c4eSKim Phillips #define CFG_DBAT3U	CFG_IBAT3U
4851c274c4eSKim Phillips 
4861c274c4eSKim Phillips /* Stack in dcache: cacheable, no memory coherence */
4871c274c4eSKim Phillips #define CFG_IBAT4L	(CFG_INIT_RAM_ADDR | BATL_PP_10)
4881c274c4eSKim Phillips #define CFG_IBAT4U	(CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
4891c274c4eSKim Phillips #define CFG_DBAT4L	CFG_IBAT4L
4901c274c4eSKim Phillips #define CFG_DBAT4U	CFG_IBAT4U
4911c274c4eSKim Phillips 
4921c274c4eSKim Phillips #ifdef CONFIG_PCI
4931c274c4eSKim Phillips /* PCI MEM space: cacheable */
4941c274c4eSKim Phillips #define CFG_IBAT5L	(CFG_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
4951c274c4eSKim Phillips #define CFG_IBAT5U	(CFG_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
4961c274c4eSKim Phillips #define CFG_DBAT5L	CFG_IBAT5L
4971c274c4eSKim Phillips #define CFG_DBAT5U	CFG_IBAT5U
4981c274c4eSKim Phillips /* PCI MMIO space: cache-inhibit and guarded */
4991c274c4eSKim Phillips #define CFG_IBAT6L	(CFG_PCI1_MMIO_PHYS | BATL_PP_10 | \
5001c274c4eSKim Phillips 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
5011c274c4eSKim Phillips #define CFG_IBAT6U	(CFG_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
5021c274c4eSKim Phillips #define CFG_DBAT6L	CFG_IBAT6L
5031c274c4eSKim Phillips #define CFG_DBAT6U	CFG_IBAT6U
5041c274c4eSKim Phillips #else
5051c274c4eSKim Phillips #define CFG_IBAT5L	(0)
5061c274c4eSKim Phillips #define CFG_IBAT5U	(0)
5071c274c4eSKim Phillips #define CFG_IBAT6L	(0)
5081c274c4eSKim Phillips #define CFG_IBAT6U	(0)
5091c274c4eSKim Phillips #define CFG_DBAT5L	CFG_IBAT5L
5101c274c4eSKim Phillips #define CFG_DBAT5U	CFG_IBAT5U
5111c274c4eSKim Phillips #define CFG_DBAT6L	CFG_IBAT6L
5121c274c4eSKim Phillips #define CFG_DBAT6U	CFG_IBAT6U
5131c274c4eSKim Phillips #endif
5141c274c4eSKim Phillips 
5151c274c4eSKim Phillips /* Nothing in BAT7 */
5161c274c4eSKim Phillips #define CFG_IBAT7L	(0)
5171c274c4eSKim Phillips #define CFG_IBAT7U	(0)
5181c274c4eSKim Phillips #define CFG_DBAT7L	CFG_IBAT7L
5191c274c4eSKim Phillips #define CFG_DBAT7U	CFG_IBAT7U
5201c274c4eSKim Phillips 
5211c274c4eSKim Phillips /*
5221c274c4eSKim Phillips  * Internal Definitions
5231c274c4eSKim Phillips  *
5241c274c4eSKim Phillips  * Boot Flags
5251c274c4eSKim Phillips  */
5261c274c4eSKim Phillips #define BOOTFLAG_COLD	0x01	/* Normal Power-On: Boot from FLASH */
5271c274c4eSKim Phillips #define BOOTFLAG_WARM	0x02	/* Software reboot */
5281c274c4eSKim Phillips 
5291c274c4eSKim Phillips #if (CONFIG_CMD_KGDB)
5301c274c4eSKim Phillips #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
5311c274c4eSKim Phillips #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
5321c274c4eSKim Phillips #endif
5331c274c4eSKim Phillips 
5341c274c4eSKim Phillips /*
5351c274c4eSKim Phillips  * Environment Configuration
5361c274c4eSKim Phillips  */
5371c274c4eSKim Phillips #define CONFIG_ENV_OVERWRITE
5381c274c4eSKim Phillips 
539977b5758SKim Phillips #define CONFIG_HAS_ETH0				/* add support for "ethaddr" */
5401c274c4eSKim Phillips #define CONFIG_ETHADDR	00:04:9f:ef:03:01
5411c274c4eSKim Phillips #define CONFIG_HAS_ETH1				/* add support for "eth1addr" */
5421c274c4eSKim Phillips #define CONFIG_ETH1ADDR	00:04:9f:ef:03:02
5431c274c4eSKim Phillips 
5441c274c4eSKim Phillips #define CONFIG_IPADDR		10.0.0.2
5451c274c4eSKim Phillips #define CONFIG_SERVERIP		10.0.0.1
5461c274c4eSKim Phillips #define CONFIG_GATEWAYIP	10.0.0.1
5471c274c4eSKim Phillips #define CONFIG_NETMASK		255.0.0.0
5481c274c4eSKim Phillips #define CONFIG_NETDEV		eth1
5491c274c4eSKim Phillips 
5501c274c4eSKim Phillips #define CONFIG_HOSTNAME		mpc8323erdb
5511c274c4eSKim Phillips #define CONFIG_ROOTPATH		/nfsroot
5521c274c4eSKim Phillips #define CONFIG_RAMDISKFILE	rootfs.ext2.gz.uboot
5531c274c4eSKim Phillips #define CONFIG_BOOTFILE		uImage
5541c274c4eSKim Phillips #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
5551c274c4eSKim Phillips #define CONFIG_FDTFILE		mpc832x_rdb.dtb
5561c274c4eSKim Phillips 
5571c274c4eSKim Phillips #define CONFIG_LOADADDR		200000	/* default location for tftp and bootm */
5581c274c4eSKim Phillips #define CONFIG_BOOTDELAY	-1	/* -1 disables auto-boot */
5591c274c4eSKim Phillips #define CONFIG_BAUDRATE		115200
5601c274c4eSKim Phillips 
5611c274c4eSKim Phillips #define XMK_STR(x)	#x
5621c274c4eSKim Phillips #define MK_STR(x)	XMK_STR(x)
5631c274c4eSKim Phillips 
5641c274c4eSKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \
5651c274c4eSKim Phillips 	"netdev=" MK_STR(CONFIG_NETDEV) "\0"				\
5661c274c4eSKim Phillips 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
5671c274c4eSKim Phillips 	"tftpflash=tftp $loadaddr $uboot;"				\
5681c274c4eSKim Phillips 		"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
5691c274c4eSKim Phillips 		"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
5701c274c4eSKim Phillips 		"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
5711c274c4eSKim Phillips 		"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
5721c274c4eSKim Phillips 		"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
5731c274c4eSKim Phillips 	"fdtaddr=400000\0"						\
5741c274c4eSKim Phillips 	"fdtfile=" MK_STR(CONFIG_FDTFILE) "\0"				\
5751c274c4eSKim Phillips 	"ramdiskaddr=1000000\0"						\
5761c274c4eSKim Phillips 	"ramdiskfile=" MK_STR(CONFIG_RAMDISKFILE) "\0"			\
5771c274c4eSKim Phillips 	"console=ttyS0\0"						\
5781c274c4eSKim Phillips 	"setbootargs=setenv bootargs "					\
5791c274c4eSKim Phillips 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
5801c274c4eSKim Phillips 	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	\
5811c274c4eSKim Phillips 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5821c274c4eSKim Phillips 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"
5831c274c4eSKim Phillips 
5841c274c4eSKim Phillips #define CONFIG_NFSBOOTCOMMAND						\
5851c274c4eSKim Phillips 	"setenv rootdev /dev/nfs;"					\
5861c274c4eSKim Phillips 	"run setbootargs;"						\
5871c274c4eSKim Phillips 	"run setipargs;"						\
5881c274c4eSKim Phillips 	"tftp $loadaddr $bootfile;"					\
5891c274c4eSKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
5901c274c4eSKim Phillips 	"bootm $loadaddr - $fdtaddr"
5911c274c4eSKim Phillips 
5921c274c4eSKim Phillips #define CONFIG_RAMBOOTCOMMAND						\
5931c274c4eSKim Phillips 	"setenv rootdev /dev/ram;"					\
5941c274c4eSKim Phillips 	"run setbootargs;"						\
5951c274c4eSKim Phillips 	"tftp $ramdiskaddr $ramdiskfile;"				\
5961c274c4eSKim Phillips 	"tftp $loadaddr $bootfile;"					\
5971c274c4eSKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
5981c274c4eSKim Phillips 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
5991c274c4eSKim Phillips 
6001c274c4eSKim Phillips #undef MK_STR
6011c274c4eSKim Phillips #undef XMK_STR
6021c274c4eSKim Phillips 
6031c274c4eSKim Phillips #endif	/* __CONFIG_H */
604