xref: /rk3399_rockchip-uboot/include/configs/MPC8323ERDB.h (revision c8a90646adb1c7ca82e856c603ec964b32759d98)
11c274c4eSKim Phillips /*
21c274c4eSKim Phillips  * Copyright (C) 2007 Freescale Semiconductor, Inc.
31c274c4eSKim Phillips  *
41c274c4eSKim Phillips  * This program is free software; you can redistribute it and/or modify it
51c274c4eSKim Phillips  * under the terms of the GNU General Public License version 2 as published
61c274c4eSKim Phillips  * by the Free Software Foundation.
71c274c4eSKim Phillips  */
81c274c4eSKim Phillips 
91c274c4eSKim Phillips #ifndef __CONFIG_H
101c274c4eSKim Phillips #define __CONFIG_H
111c274c4eSKim Phillips 
121c274c4eSKim Phillips /*
131c274c4eSKim Phillips  * High Level Configuration Options
141c274c4eSKim Phillips  */
151c274c4eSKim Phillips #define CONFIG_E300		1	/* E300 family */
161c274c4eSKim Phillips #define CONFIG_QE		1	/* Has QE */
170f898604SPeter Tyser #define CONFIG_MPC83xx		1	/* MPC83xx family */
182c7920afSPeter Tyser #define CONFIG_MPC832x		1	/* MPC832x CPU specific */
191c274c4eSKim Phillips 
202ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xFE000000
212ae18241SWolfgang Denk 
221c274c4eSKim Phillips #define CONFIG_PCI		1
231c274c4eSKim Phillips 
241c274c4eSKim Phillips /*
251c274c4eSKim Phillips  * System Clock Setup
261c274c4eSKim Phillips  */
271c274c4eSKim Phillips #define CONFIG_83XX_CLKIN	66666667	/* in Hz */
281c274c4eSKim Phillips 
291c274c4eSKim Phillips #ifndef CONFIG_SYS_CLK_FREQ
301c274c4eSKim Phillips #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
311c274c4eSKim Phillips #endif
321c274c4eSKim Phillips 
331c274c4eSKim Phillips /*
341c274c4eSKim Phillips  * Hardware Reset Configuration Word
351c274c4eSKim Phillips  */
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
371c274c4eSKim Phillips 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
381c274c4eSKim Phillips 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
391c274c4eSKim Phillips 	HRCWL_VCO_1X2 |\
401c274c4eSKim Phillips 	HRCWL_CSB_TO_CLKIN_2X1 |\
411c274c4eSKim Phillips 	HRCWL_CORE_TO_CSB_2_5X1 |\
421c274c4eSKim Phillips 	HRCWL_CE_PLL_VCO_DIV_2 |\
431c274c4eSKim Phillips 	HRCWL_CE_PLL_DIV_1X1 |\
441c274c4eSKim Phillips 	HRCWL_CE_TO_PLL_1X3)
451c274c4eSKim Phillips 
466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
471c274c4eSKim Phillips 	HRCWH_PCI_HOST |\
481c274c4eSKim Phillips 	HRCWH_PCI1_ARBITER_ENABLE |\
491c274c4eSKim Phillips 	HRCWH_CORE_ENABLE |\
501c274c4eSKim Phillips 	HRCWH_FROM_0X00000100 |\
511c274c4eSKim Phillips 	HRCWH_BOOTSEQ_DISABLE |\
521c274c4eSKim Phillips 	HRCWH_SW_WATCHDOG_DISABLE |\
531c274c4eSKim Phillips 	HRCWH_ROM_LOC_LOCAL_16BIT |\
541c274c4eSKim Phillips 	HRCWH_BIG_ENDIAN |\
551c274c4eSKim Phillips 	HRCWH_LALE_NORMAL)
561c274c4eSKim Phillips 
571c274c4eSKim Phillips /*
581c274c4eSKim Phillips  * System IO Config
591c274c4eSKim Phillips  */
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000
611c274c4eSKim Phillips 
621c274c4eSKim Phillips /*
631c274c4eSKim Phillips  * IMMR new address
641c274c4eSKim Phillips  */
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
661c274c4eSKim Phillips 
671c274c4eSKim Phillips /*
685bbeea86SMichael Barkowski  * System performance
695bbeea86SMichael Barkowski  */
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT	3	/* Arbiter repeat count (0-7) */
724dde49d8SJoe Hershberger /* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
734dde49d8SJoe Hershberger #define CONFIG_SYS_SPCR_OPT	1
745bbeea86SMichael Barkowski 
755bbeea86SMichael Barkowski /*
761c274c4eSKim Phillips  * DDR Setup
771c274c4eSKim Phillips  */
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE	0x00000000	/* DDR is system memory */
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE	CONFIG_SYS_DDR_BASE
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
811c274c4eSKim Phillips 
821c274c4eSKim Phillips #undef CONFIG_SPD_EEPROM
831c274c4eSKim Phillips #if defined(CONFIG_SPD_EEPROM)
841c274c4eSKim Phillips /* Determine DDR configuration from I2C interface
851c274c4eSKim Phillips  */
861c274c4eSKim Phillips #define SPD_EEPROM_ADDRESS	0x51	/* DDR SODIMM */
871c274c4eSKim Phillips #else
881c274c4eSKim Phillips /* Manually set up DDR parameters
891c274c4eSKim Phillips  */
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE	64	/* MB */
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
924dde49d8SJoe Hershberger 				| CSCONFIG_ROW_BIT_13 \
934dde49d8SJoe Hershberger 				| CSCONFIG_COL_BIT_9)
945bbeea86SMichael Barkowski 				/* 0x80010101 */
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
96fc549c87SMichael Barkowski 				| (0 << TIMING_CFG0_WRT_SHIFT) \
97fc549c87SMichael Barkowski 				| (0 << TIMING_CFG0_RRT_SHIFT) \
98fc549c87SMichael Barkowski 				| (0 << TIMING_CFG0_WWT_SHIFT) \
99fc549c87SMichael Barkowski 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
100fc549c87SMichael Barkowski 				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
101fc549c87SMichael Barkowski 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
102fc549c87SMichael Barkowski 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
103fc549c87SMichael Barkowski 				/* 0x00220802 */
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	((2 << TIMING_CFG1_PRETOACT_SHIFT) \
1055bbeea86SMichael Barkowski 				| (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
1065bbeea86SMichael Barkowski 				| (2 << TIMING_CFG1_ACTTORW_SHIFT) \
107fc549c87SMichael Barkowski 				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
1085bbeea86SMichael Barkowski 				| (3 << TIMING_CFG1_REFREC_SHIFT) \
1095bbeea86SMichael Barkowski 				| (2 << TIMING_CFG1_WRREC_SHIFT) \
110fc549c87SMichael Barkowski 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
111fc549c87SMichael Barkowski 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
1125bbeea86SMichael Barkowski 				/* 0x26253222 */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
1145bbeea86SMichael Barkowski 				| (31 << TIMING_CFG2_CPO_SHIFT) \
115fc549c87SMichael Barkowski 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
116fc549c87SMichael Barkowski 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
117fc549c87SMichael Barkowski 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
118fc549c87SMichael Barkowski 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
1195bbeea86SMichael Barkowski 				| (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
1205bbeea86SMichael Barkowski 				/* 0x1f9048c7 */
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
123fc549c87SMichael Barkowski 				/* 0x02000000 */
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE	((0x4448 << SDRAM_MODE_ESD_SHIFT) \
125fc549c87SMichael Barkowski 				| (0x0232 << SDRAM_MODE_SD_SHIFT))
1265bbeea86SMichael Barkowski 				/* 0x44480232 */
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2	0x8000c000
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
129fc549c87SMichael Barkowski 				| (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
130fc549c87SMichael Barkowski 				/* 0x03200064 */
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x00000003
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
133fc549c87SMichael Barkowski 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
134fc549c87SMichael Barkowski 				| SDRAM_CFG_32_BE)
135fc549c87SMichael Barkowski 				/* 0x43080000 */
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000
1371c274c4eSKim Phillips #endif
1381c274c4eSKim Phillips 
1391c274c4eSKim Phillips /*
1401c274c4eSKim Phillips  * Memory test
1411c274c4eSKim Phillips  */
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00030000	/* memtest region */
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x03f00000
1451c274c4eSKim Phillips 
1461c274c4eSKim Phillips /*
1471c274c4eSKim Phillips  * The reserved memory
1481c274c4eSKim Phillips  */
14914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
1501c274c4eSKim Phillips 
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
1531c274c4eSKim Phillips #else
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
1551c274c4eSKim Phillips #endif
1561c274c4eSKim Phillips 
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
1584a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN	(384 * 1024)	/* Reserve 384 kB for Mon */
159*c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN	(256 * 1024)	/* Reserved for malloc */
1601c274c4eSKim Phillips 
1611c274c4eSKim Phillips /*
1621c274c4eSKim Phillips  * Initial RAM Base Address Setup
1631c274c4eSKim Phillips  */
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
166553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
1674dde49d8SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
1684dde49d8SJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
1691c274c4eSKim Phillips 
1701c274c4eSKim Phillips /*
1711c274c4eSKim Phillips  * Local Bus Configuration & Clock Setup
1721c274c4eSKim Phillips  */
173c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP		LCRR_DBYP
174c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000
1761c274c4eSKim Phillips 
1771c274c4eSKim Phillips /*
1781c274c4eSKim Phillips  * FLASH on the Local Bus
1791c274c4eSKim Phillips  */
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
18100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE	0xFE000000	/* FLASH base address */
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		16	/* FLASH size is 16M */
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
1851c274c4eSKim Phillips 
1864dde49d8SJoe Hershberger 					/* Window base at flash base */
1874dde49d8SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
1887d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_32MB)
1891c274c4eSKim Phillips 
1904dde49d8SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
1917d6a0982SJoe Hershberger 				| BR_PS_16	/* 16 bit port */ \
1927d6a0982SJoe Hershberger 				| BR_MS_GPCM	/* MSEL = GPCM */ \
1934dde49d8SJoe Hershberger 				| BR_V)		/* valid */
1947d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
1957d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
1967d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
1977d6a0982SJoe Hershberger 				| OR_GPCM_ACS_DIV2 \
1987d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
1997d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
2007d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
2017d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
2027d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
2037d6a0982SJoe Hershberger 				/* 0xFE006FF7 */
2041c274c4eSKim Phillips 
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128	/* sectors per device */
2071c274c4eSKim Phillips 
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
2091c274c4eSKim Phillips 
2101c274c4eSKim Phillips /*
2111c274c4eSKim Phillips  * Serial Port
2121c274c4eSKim Phillips  */
2131c274c4eSKim Phillips #define CONFIG_CONS_INDEX	1
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
2181c274c4eSKim Phillips 
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
2201c274c4eSKim Phillips 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
2211c274c4eSKim Phillips 
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
2241c274c4eSKim Phillips 
2251c274c4eSKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
226a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support   */
2271c274c4eSKim Phillips /* Use the HUSH parser */
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2291c274c4eSKim Phillips 
2301c274c4eSKim Phillips /* pass open firmware flat tree */
2311c274c4eSKim Phillips #define CONFIG_OF_LIBFDT	1
2321c274c4eSKim Phillips #define CONFIG_OF_BOARD_SETUP	1
2335b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2341c274c4eSKim Phillips 
2351c274c4eSKim Phillips /* I2C */
2361c274c4eSKim Phillips #define CONFIG_HARD_I2C		/* I2C with hardware support */
2371c274c4eSKim Phillips #undef CONFIG_SOFT_I2C		/* I2C bit-banged */
2381c274c4eSKim Phillips #define CONFIG_FSL_I2C
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED	400000	/* I2C speed and slave address */
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE	0x7F
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x51}	/* Don't probe these addrs */
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET	0x3000
2431c274c4eSKim Phillips 
2441c274c4eSKim Phillips /*
2450fa7a1b4SMichael Barkowski  * Config on-board EEPROM
2461c274c4eSKim Phillips  */
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR		0x50
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	6
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10
2511c274c4eSKim Phillips 
2521c274c4eSKim Phillips /*
2531c274c4eSKim Phillips  * General PCI
2541c274c4eSKim Phillips  * Addresses are mapped 1-1.
2551c274c4eSKim Phillips  */
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE		0xd0000000
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS		CONFIG_SYS_PCI1_IO_BASE
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE		0x04000000	/* 64M */
2651c274c4eSKim Phillips 
2661c274c4eSKim Phillips #ifdef CONFIG_PCI
2678f325cffSMichael Barkowski #define CONFIG_PCI_SKIP_HOST_BRIDGE
2681c274c4eSKim Phillips #define CONFIG_PCI_PNP		/* do pci plug-and-play */
2691c274c4eSKim Phillips 
2701c274c4eSKim Phillips #undef CONFIG_EEPRO100
2711c274c4eSKim Phillips #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID	0x1957	/* Freescale */
2731c274c4eSKim Phillips 
2741c274c4eSKim Phillips #endif	/* CONFIG_PCI */
2751c274c4eSKim Phillips 
2761c274c4eSKim Phillips /*
2771c274c4eSKim Phillips  * QE UEC ethernet configuration
2781c274c4eSKim Phillips  */
2791c274c4eSKim Phillips #define CONFIG_UEC_ETH
28078b7a8efSKim Phillips #define CONFIG_ETHPRIME		"UEC0"
2811c274c4eSKim Phillips 
2821c274c4eSKim Phillips #define CONFIG_UEC_ETH1		/* ETH3 */
2831c274c4eSKim Phillips 
2841c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH1
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM	2	/* UCC3 */
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK		QE_CLK9
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK		QE_CLK10
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR	4
290865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
291582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
2921c274c4eSKim Phillips #endif
2931c274c4eSKim Phillips 
2941c274c4eSKim Phillips #define CONFIG_UEC_ETH2		/* ETH4 */
2951c274c4eSKim Phillips 
2961c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH2
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM	1	/* UCC2 */
2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK		QE_CLK16
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK		QE_CLK3
3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE	FAST_ETH
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR	0
302865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
303582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED	100
3041c274c4eSKim Phillips #endif
3051c274c4eSKim Phillips 
3061c274c4eSKim Phillips /*
3071c274c4eSKim Phillips  * Environment
3081c274c4eSKim Phillips  */
3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
3105a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
3114dde49d8SJoe Hershberger 	#define CONFIG_ENV_ADDR		\
3124dde49d8SJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
3130e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000
3140e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
3151c274c4eSKim Phillips #else
3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH	1	/* Flash is not usable now */
31793f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
3190e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
3201c274c4eSKim Phillips #endif
3211c274c4eSKim Phillips 
3221c274c4eSKim Phillips #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
3241c274c4eSKim Phillips 
3251c274c4eSKim Phillips /*
3261c274c4eSKim Phillips  * BOOTP options
3271c274c4eSKim Phillips  */
3281c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE
3291c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTPATH
3301c274c4eSKim Phillips #define CONFIG_BOOTP_GATEWAY
3311c274c4eSKim Phillips #define CONFIG_BOOTP_HOSTNAME
3321c274c4eSKim Phillips 
3331c274c4eSKim Phillips /*
3341c274c4eSKim Phillips  * Command line configuration.
3351c274c4eSKim Phillips  */
3361c274c4eSKim Phillips #include <config_cmd_default.h>
3371c274c4eSKim Phillips 
3381c274c4eSKim Phillips #define CONFIG_CMD_PING
3391c274c4eSKim Phillips #define CONFIG_CMD_I2C
3400fa7a1b4SMichael Barkowski #define CONFIG_CMD_EEPROM
3411c274c4eSKim Phillips #define CONFIG_CMD_ASKENV
3421c274c4eSKim Phillips 
3431c274c4eSKim Phillips #if defined(CONFIG_PCI)
3441c274c4eSKim Phillips 	#define CONFIG_CMD_PCI
3451c274c4eSKim Phillips #endif
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
347bdab39d3SMike Frysinger 	#undef CONFIG_CMD_SAVEENV
3481c274c4eSKim Phillips 	#undef CONFIG_CMD_LOADS
3491c274c4eSKim Phillips #endif
3501c274c4eSKim Phillips 
3511c274c4eSKim Phillips #undef CONFIG_WATCHDOG		/* watchdog disabled */
3521c274c4eSKim Phillips 
3531c274c4eSKim Phillips /*
3541c274c4eSKim Phillips  * Miscellaneous configurable options
3551c274c4eSKim Phillips  */
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory */
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "	/* Monitor Command Prompt */
3591c274c4eSKim Phillips 
3601c274c4eSKim Phillips #if (CONFIG_CMD_KGDB)
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
3621c274c4eSKim Phillips #else
3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
3641c274c4eSKim Phillips #endif
3651c274c4eSKim Phillips 
3664dde49d8SJoe Hershberger 				/* Print Buffer Size */
3674dde49d8SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
3694dde49d8SJoe Hershberger 				/* Boot Argument Buffer Size */
3704dde49d8SJoe Hershberger #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms ticks */
3721c274c4eSKim Phillips 
3731c274c4eSKim Phillips /*
3741c274c4eSKim Phillips  * For booting Linux, the board info and command line data
3759f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
3761c274c4eSKim Phillips  * the maximum mapped by the Linux kernel during initialization.
3771c274c4eSKim Phillips  */
3784dde49d8SJoe Hershberger 					/* Initial Memory map for Linux */
3794dde49d8SJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ		(256 << 20)
3801c274c4eSKim Phillips 
3811c274c4eSKim Phillips /*
3821c274c4eSKim Phillips  * Core HID Setup
3831c274c4eSKim Phillips  */
3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
3851a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
3861a2e203bSKim Phillips 				 HID0_ENABLE_INSTRUCTION_CACHE)
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
3881c274c4eSKim Phillips 
3891c274c4eSKim Phillips /*
3901c274c4eSKim Phillips  * MMU Setup
3911c274c4eSKim Phillips  */
39231d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
3931c274c4eSKim Phillips 
3941c274c4eSKim Phillips /* DDR: cache cacheable */
3954dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
39672cd4087SJoe Hershberger 				| BATL_PP_RW \
3974dde49d8SJoe Hershberger 				| BATL_MEMCOHERENCE)
3984dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
3994dde49d8SJoe Hershberger 				| BATU_BL_256M \
4004dde49d8SJoe Hershberger 				| BATU_VS \
4014dde49d8SJoe Hershberger 				| BATU_VP)
4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
4041c274c4eSKim Phillips 
4051c274c4eSKim Phillips /* IMMRBAR & PCI IO: cache-inhibit and guarded */
4064dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR \
40772cd4087SJoe Hershberger 				| BATL_PP_RW \
4084dde49d8SJoe Hershberger 				| BATL_CACHEINHIBIT \
4094dde49d8SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
4104dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR \
4114dde49d8SJoe Hershberger 				| BATU_BL_4M \
4124dde49d8SJoe Hershberger 				| BATU_VS \
4134dde49d8SJoe Hershberger 				| BATU_VP)
4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
4161c274c4eSKim Phillips 
4171c274c4eSKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */
4184dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_FLASH_BASE \
41972cd4087SJoe Hershberger 				| BATL_PP_RW \
4204dde49d8SJoe Hershberger 				| BATL_MEMCOHERENCE)
4214dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_FLASH_BASE \
4224dde49d8SJoe Hershberger 				| BATU_BL_32M \
4234dde49d8SJoe Hershberger 				| BATU_VS \
4244dde49d8SJoe Hershberger 				| BATU_VP)
4254dde49d8SJoe Hershberger #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_FLASH_BASE \
42672cd4087SJoe Hershberger 				| BATL_PP_RW \
4274dde49d8SJoe Hershberger 				| BATL_CACHEINHIBIT \
4284dde49d8SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
4301c274c4eSKim Phillips 
4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(0)
4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	(0)
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
4351c274c4eSKim Phillips 
4361c274c4eSKim Phillips /* Stack in dcache: cacheable, no memory coherence */
43772cd4087SJoe Hershberger #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
4384dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_INIT_RAM_ADDR \
4394dde49d8SJoe Hershberger 				| BATU_BL_128K \
4404dde49d8SJoe Hershberger 				| BATU_VS \
4414dde49d8SJoe Hershberger 				| BATU_VP)
4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
4441c274c4eSKim Phillips 
4451c274c4eSKim Phillips #ifdef CONFIG_PCI
4461c274c4eSKim Phillips /* PCI MEM space: cacheable */
4474dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_PCI1_MEM_PHYS \
44872cd4087SJoe Hershberger 				| BATL_PP_RW \
4494dde49d8SJoe Hershberger 				| BATL_MEMCOHERENCE)
4504dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_PCI1_MEM_PHYS \
4514dde49d8SJoe Hershberger 				| BATU_BL_256M \
4524dde49d8SJoe Hershberger 				| BATU_VS \
4534dde49d8SJoe Hershberger 				| BATU_VP)
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
4561c274c4eSKim Phillips /* PCI MMIO space: cache-inhibit and guarded */
4574dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI1_MMIO_PHYS \
45872cd4087SJoe Hershberger 				| BATL_PP_RW \
4594dde49d8SJoe Hershberger 				| BATL_CACHEINHIBIT \
4604dde49d8SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
4614dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI1_MMIO_PHYS \
4624dde49d8SJoe Hershberger 				| BATU_BL_256M \
4634dde49d8SJoe Hershberger 				| BATU_VS \
4644dde49d8SJoe Hershberger 				| BATU_VP)
4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
4671c274c4eSKim Phillips #else
4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	(0)
4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	(0)
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(0)
4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0)
4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
4761c274c4eSKim Phillips #endif
4771c274c4eSKim Phillips 
4781c274c4eSKim Phillips /* Nothing in BAT7 */
4796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
4831c274c4eSKim Phillips 
4841c274c4eSKim Phillips #if (CONFIG_CMD_KGDB)
4851c274c4eSKim Phillips #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
4861c274c4eSKim Phillips #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
4871c274c4eSKim Phillips #endif
4881c274c4eSKim Phillips 
4891c274c4eSKim Phillips /*
4901c274c4eSKim Phillips  * Environment Configuration
4911c274c4eSKim Phillips  */
4921c274c4eSKim Phillips #define CONFIG_ENV_OVERWRITE
4931c274c4eSKim Phillips 
494977b5758SKim Phillips #define CONFIG_HAS_ETH0		/* add support for "ethaddr" */
4951c274c4eSKim Phillips #define CONFIG_HAS_ETH1		/* add support for "eth1addr" */
4961c274c4eSKim Phillips 
4974dde49d8SJoe Hershberger /* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
4984dde49d8SJoe Hershberger  * (see CONFIG_SYS_I2C_EEPROM) */
4994dde49d8SJoe Hershberger 					/* MAC address offset in I2C EEPROM */
5004dde49d8SJoe Hershberger #define CONFIG_SYS_I2C_MAC_OFFSET	0x7f00
5015b2793a3SMichael Barkowski 
5024dde49d8SJoe Hershberger #define CONFIG_NETDEV		"eth1"
5031c274c4eSKim Phillips 
5041c274c4eSKim Phillips #define CONFIG_HOSTNAME		mpc8323erdb
5058b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/nfsroot"
506b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
5074dde49d8SJoe Hershberger 				/* U-Boot image on TFTP server */
5084dde49d8SJoe Hershberger #define CONFIG_UBOOTPATH	"u-boot.bin"
5094dde49d8SJoe Hershberger #define CONFIG_FDTFILE		"mpc832x_rdb.dtb"
5104dde49d8SJoe Hershberger #define CONFIG_RAMDISKFILE	"rootfs.ext2.gz.uboot"
5111c274c4eSKim Phillips 
5124dde49d8SJoe Hershberger 				/* default location for tftp and bootm */
5134dde49d8SJoe Hershberger #define CONFIG_LOADADDR		800000
5147fd0bea2SKim Phillips #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
5151c274c4eSKim Phillips #define CONFIG_BAUDRATE		115200
5161c274c4eSKim Phillips 
5171c274c4eSKim Phillips #define XMK_STR(x)	#x
5181c274c4eSKim Phillips #define MK_STR(x)	XMK_STR(x)
5191c274c4eSKim Phillips 
5201c274c4eSKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \
5214dde49d8SJoe Hershberger 	"netdev=" CONFIG_NETDEV "\0"					\
5224dde49d8SJoe Hershberger 	"uboot=" CONFIG_UBOOTPATH "\0"					\
5231c274c4eSKim Phillips 	"tftpflash=tftp $loadaddr $uboot;"				\
52414d0a02aSWolfgang Denk 		"protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
52514d0a02aSWolfgang Denk 		"erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
52614d0a02aSWolfgang Denk 		"cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "\
52714d0a02aSWolfgang Denk 		"protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
52814d0a02aSWolfgang Denk 		"cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\
52979f516bcSKim Phillips 	"fdtaddr=780000\0"						\
5304dde49d8SJoe Hershberger 	"fdtfile=" CONFIG_FDTFILE "\0"					\
5311c274c4eSKim Phillips 	"ramdiskaddr=1000000\0"						\
5324dde49d8SJoe Hershberger 	"ramdiskfile=" CONFIG_RAMDISKFILE "\0"				\
5331c274c4eSKim Phillips 	"console=ttyS0\0"						\
5341c274c4eSKim Phillips 	"setbootargs=setenv bootargs "					\
5351c274c4eSKim Phillips 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
5361c274c4eSKim Phillips 	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	\
5374dde49d8SJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
5384dde49d8SJoe Hershberger 								"$netdev:off "\
5391c274c4eSKim Phillips 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"
5401c274c4eSKim Phillips 
5411c274c4eSKim Phillips #define CONFIG_NFSBOOTCOMMAND						\
5421c274c4eSKim Phillips 	"setenv rootdev /dev/nfs;"					\
5431c274c4eSKim Phillips 	"run setbootargs;"						\
5441c274c4eSKim Phillips 	"run setipargs;"						\
5451c274c4eSKim Phillips 	"tftp $loadaddr $bootfile;"					\
5461c274c4eSKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
5471c274c4eSKim Phillips 	"bootm $loadaddr - $fdtaddr"
5481c274c4eSKim Phillips 
5491c274c4eSKim Phillips #define CONFIG_RAMBOOTCOMMAND						\
5501c274c4eSKim Phillips 	"setenv rootdev /dev/ram;"					\
5511c274c4eSKim Phillips 	"run setbootargs;"						\
5521c274c4eSKim Phillips 	"tftp $ramdiskaddr $ramdiskfile;"				\
5531c274c4eSKim Phillips 	"tftp $loadaddr $bootfile;"					\
5541c274c4eSKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
5551c274c4eSKim Phillips 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
5561c274c4eSKim Phillips 
5571c274c4eSKim Phillips #undef MK_STR
5581c274c4eSKim Phillips #undef XMK_STR
5591c274c4eSKim Phillips 
5601c274c4eSKim Phillips #endif	/* __CONFIG_H */
561