11c274c4eSKim Phillips /* 21c274c4eSKim Phillips * Copyright (C) 2007 Freescale Semiconductor, Inc. 31c274c4eSKim Phillips * 41c274c4eSKim Phillips * This program is free software; you can redistribute it and/or modify it 51c274c4eSKim Phillips * under the terms of the GNU General Public License version 2 as published 61c274c4eSKim Phillips * by the Free Software Foundation. 71c274c4eSKim Phillips */ 81c274c4eSKim Phillips 91c274c4eSKim Phillips #ifndef __CONFIG_H 101c274c4eSKim Phillips #define __CONFIG_H 111c274c4eSKim Phillips 121c274c4eSKim Phillips /* 131c274c4eSKim Phillips * High Level Configuration Options 141c274c4eSKim Phillips */ 151c274c4eSKim Phillips #define CONFIG_E300 1 /* E300 family */ 161c274c4eSKim Phillips #define CONFIG_QE 1 /* Has QE */ 170f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 182c7920afSPeter Tyser #define CONFIG_MPC832x 1 /* MPC832x CPU specific */ 191c274c4eSKim Phillips 202ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 212ae18241SWolfgang Denk 221c274c4eSKim Phillips #define CONFIG_PCI 1 231c274c4eSKim Phillips 241c274c4eSKim Phillips /* 251c274c4eSKim Phillips * System Clock Setup 261c274c4eSKim Phillips */ 271c274c4eSKim Phillips #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 281c274c4eSKim Phillips 291c274c4eSKim Phillips #ifndef CONFIG_SYS_CLK_FREQ 301c274c4eSKim Phillips #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 311c274c4eSKim Phillips #endif 321c274c4eSKim Phillips 331c274c4eSKim Phillips /* 341c274c4eSKim Phillips * Hardware Reset Configuration Word 351c274c4eSKim Phillips */ 366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 371c274c4eSKim Phillips HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 381c274c4eSKim Phillips HRCWL_DDR_TO_SCB_CLK_2X1 |\ 391c274c4eSKim Phillips HRCWL_VCO_1X2 |\ 401c274c4eSKim Phillips HRCWL_CSB_TO_CLKIN_2X1 |\ 411c274c4eSKim Phillips HRCWL_CORE_TO_CSB_2_5X1 |\ 421c274c4eSKim Phillips HRCWL_CE_PLL_VCO_DIV_2 |\ 431c274c4eSKim Phillips HRCWL_CE_PLL_DIV_1X1 |\ 441c274c4eSKim Phillips HRCWL_CE_TO_PLL_1X3) 451c274c4eSKim Phillips 466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 471c274c4eSKim Phillips HRCWH_PCI_HOST |\ 481c274c4eSKim Phillips HRCWH_PCI1_ARBITER_ENABLE |\ 491c274c4eSKim Phillips HRCWH_CORE_ENABLE |\ 501c274c4eSKim Phillips HRCWH_FROM_0X00000100 |\ 511c274c4eSKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 521c274c4eSKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 531c274c4eSKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 541c274c4eSKim Phillips HRCWH_BIG_ENDIAN |\ 551c274c4eSKim Phillips HRCWH_LALE_NORMAL) 561c274c4eSKim Phillips 571c274c4eSKim Phillips /* 581c274c4eSKim Phillips * System IO Config 591c274c4eSKim Phillips */ 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 611c274c4eSKim Phillips 621c274c4eSKim Phillips /* 631c274c4eSKim Phillips * IMMR new address 641c274c4eSKim Phillips */ 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 661c274c4eSKim Phillips 671c274c4eSKim Phillips /* 685bbeea86SMichael Barkowski * System performance 695bbeea86SMichael Barkowski */ 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 724dde49d8SJoe Hershberger /* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */ 734dde49d8SJoe Hershberger #define CONFIG_SYS_SPCR_OPT 1 745bbeea86SMichael Barkowski 755bbeea86SMichael Barkowski /* 761c274c4eSKim Phillips * DDR Setup 771c274c4eSKim Phillips */ 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */ 821c274c4eSKim Phillips 831c274c4eSKim Phillips #undef CONFIG_SPD_EEPROM 841c274c4eSKim Phillips #if defined(CONFIG_SPD_EEPROM) 851c274c4eSKim Phillips /* Determine DDR configuration from I2C interface 861c274c4eSKim Phillips */ 871c274c4eSKim Phillips #define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */ 881c274c4eSKim Phillips #else 891c274c4eSKim Phillips /* Manually set up DDR parameters 901c274c4eSKim Phillips */ 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 64 /* MB */ 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 935bbeea86SMichael Barkowski | CSCONFIG_ODT_WR_ACS \ 944dde49d8SJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 954dde49d8SJoe Hershberger | CSCONFIG_COL_BIT_9) 965bbeea86SMichael Barkowski /* 0x80010101 */ 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 98fc549c87SMichael Barkowski | (0 << TIMING_CFG0_WRT_SHIFT) \ 99fc549c87SMichael Barkowski | (0 << TIMING_CFG0_RRT_SHIFT) \ 100fc549c87SMichael Barkowski | (0 << TIMING_CFG0_WWT_SHIFT) \ 101fc549c87SMichael Barkowski | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 102fc549c87SMichael Barkowski | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 103fc549c87SMichael Barkowski | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 104fc549c87SMichael Barkowski | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 105fc549c87SMichael Barkowski /* 0x00220802 */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ 1075bbeea86SMichael Barkowski | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 1085bbeea86SMichael Barkowski | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ 109fc549c87SMichael Barkowski | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 1105bbeea86SMichael Barkowski | (3 << TIMING_CFG1_REFREC_SHIFT) \ 1115bbeea86SMichael Barkowski | (2 << TIMING_CFG1_WRREC_SHIFT) \ 112fc549c87SMichael Barkowski | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 113fc549c87SMichael Barkowski | (2 << TIMING_CFG1_WRTORD_SHIFT)) 1145bbeea86SMichael Barkowski /* 0x26253222 */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 1165bbeea86SMichael Barkowski | (31 << TIMING_CFG2_CPO_SHIFT) \ 117fc549c87SMichael Barkowski | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 118fc549c87SMichael Barkowski | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 119fc549c87SMichael Barkowski | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 120fc549c87SMichael Barkowski | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 1215bbeea86SMichael Barkowski | (7 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1225bbeea86SMichael Barkowski /* 0x1f9048c7 */ 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 125fc549c87SMichael Barkowski /* 0x02000000 */ 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \ 127fc549c87SMichael Barkowski | (0x0232 << SDRAM_MODE_SD_SHIFT)) 1285bbeea86SMichael Barkowski /* 0x44480232 */ 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \ 131fc549c87SMichael Barkowski | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 132fc549c87SMichael Barkowski /* 0x03200064 */ 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000003 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 135fc549c87SMichael Barkowski | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 136fc549c87SMichael Barkowski | SDRAM_CFG_32_BE) 137fc549c87SMichael Barkowski /* 0x43080000 */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1391c274c4eSKim Phillips #endif 1401c274c4eSKim Phillips 1411c274c4eSKim Phillips /* 1421c274c4eSKim Phillips * Memory test 1431c274c4eSKim Phillips */ 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */ 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x03f00000 1471c274c4eSKim Phillips 1481c274c4eSKim Phillips /* 1491c274c4eSKim Phillips * The reserved memory 1501c274c4eSKim Phillips */ 15114d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 1521c274c4eSKim Phillips 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 1551c274c4eSKim Phillips #else 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 1571c274c4eSKim Phillips #endif 1581c274c4eSKim Phillips 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 1604a9932a4SKim Phillips #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 1621c274c4eSKim Phillips 1631c274c4eSKim Phillips /* 1641c274c4eSKim Phillips * Initial RAM Base Address Setup 1651c274c4eSKim Phillips */ 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 168553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 1694dde49d8SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 1704dde49d8SJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1711c274c4eSKim Phillips 1721c274c4eSKim Phillips /* 1731c274c4eSKim Phillips * Local Bus Configuration & Clock Setup 1741c274c4eSKim Phillips */ 175c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 176c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 1781c274c4eSKim Phillips 1791c274c4eSKim Phillips /* 1801c274c4eSKim Phillips * FLASH on the Local Bus 1811c274c4eSKim Phillips */ 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 18300b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */ 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1871c274c4eSKim Phillips 1884dde49d8SJoe Hershberger /* Window base at flash base */ 1894dde49d8SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */ 1911c274c4eSKim Phillips 1924dde49d8SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 1934dde49d8SJoe Hershberger | (2 << BR_PS_SHIFT) /* 16 bit port */ \ 1944dde49d8SJoe Hershberger | BR_V) /* valid */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */ 1961c274c4eSKim Phillips 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1991c274c4eSKim Phillips 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2011c274c4eSKim Phillips 2021c274c4eSKim Phillips /* 2031c274c4eSKim Phillips * SDRAM on the Local Bus 2041c274c4eSKim Phillips */ 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM /* The board has not SRDAM on local bus */ 2061c274c4eSKim Phillips 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 2084dde49d8SJoe Hershberger #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base addr */ 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 2101c274c4eSKim Phillips 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64MB */ 2131c274c4eSKim Phillips 2141c274c4eSKim Phillips /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */ 2151c274c4eSKim Phillips /* 2161c274c4eSKim Phillips * Base Register 2 and Option Register 2 configure SDRAM. 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 2181c274c4eSKim Phillips * 2191c274c4eSKim Phillips * For BR2, need: 2201c274c4eSKim Phillips * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 2211c274c4eSKim Phillips * port size = 32-bits = BR2[19:20] = 11 2221c274c4eSKim Phillips * no parity checking = BR2[21:22] = 00 2231c274c4eSKim Phillips * SDRAM for MSEL = BR2[24:26] = 011 2241c274c4eSKim Phillips * Valid = BR[31] = 1 2251c274c4eSKim Phillips * 2261c274c4eSKim Phillips * 0 4 8 12 16 20 24 28 2271c274c4eSKim Phillips * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 2281c274c4eSKim Phillips * 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 2301c274c4eSKim Phillips * the top 17 bits of BR2. 2311c274c4eSKim Phillips */ 2321c274c4eSKim Phillips 2334dde49d8SJoe Hershberger /*Port size=32bit, MSEL=SDRAM */ 2344dde49d8SJoe Hershberger #define CONFIG_SYS_BR2_PRELIM 0xf0001861 2351c274c4eSKim Phillips 2361c274c4eSKim Phillips /* 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 2381c274c4eSKim Phillips * 2391c274c4eSKim Phillips * For OR2, need: 2401c274c4eSKim Phillips * 64MB mask for AM, OR2[0:7] = 1111 1100 2411c274c4eSKim Phillips * XAM, OR2[17:18] = 11 2421c274c4eSKim Phillips * 9 columns OR2[19-21] = 010 2431c274c4eSKim Phillips * 13 rows OR2[23-25] = 100 2441c274c4eSKim Phillips * EAD set for extra time OR[31] = 1 2451c274c4eSKim Phillips * 2461c274c4eSKim Phillips * 0 4 8 12 16 20 24 28 2471c274c4eSKim Phillips * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 2481c274c4eSKim Phillips */ 2491c274c4eSKim Phillips 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 2511c274c4eSKim Phillips 2524dde49d8SJoe Hershberger /* LB sdram refresh timer, about 6us */ 2534dde49d8SJoe Hershberger #define CONFIG_SYS_LBC_LSRT 0x32000000 2544dde49d8SJoe Hershberger /* LB refresh timer prescal, 266MHz/32 */ 2554dde49d8SJoe Hershberger #define CONFIG_SYS_LBC_MRTPR 0x20000000 2561c274c4eSKim Phillips 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723 2581c274c4eSKim Phillips 2591c274c4eSKim Phillips #endif 2601c274c4eSKim Phillips 2611c274c4eSKim Phillips /* 2621c274c4eSKim Phillips * Windows to access PIB via local bus 2631c274c4eSKim Phillips */ 2644dde49d8SJoe Hershberger /* windows base 0xf8008000 */ 2654dde49d8SJoe Hershberger #define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8008000 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000f /* windows size 64KB */ 2671c274c4eSKim Phillips 2681c274c4eSKim Phillips /* 2691c274c4eSKim Phillips * Serial Port 2701c274c4eSKim Phillips */ 2711c274c4eSKim Phillips #define CONFIG_CONS_INDEX 1 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 2761c274c4eSKim Phillips 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 2781c274c4eSKim Phillips {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 2791c274c4eSKim Phillips 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 2821c274c4eSKim Phillips 2831c274c4eSKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 284a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 2851c274c4eSKim Phillips /* Use the HUSH parser */ 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 2891c274c4eSKim Phillips #endif 2901c274c4eSKim Phillips 2911c274c4eSKim Phillips /* pass open firmware flat tree */ 2921c274c4eSKim Phillips #define CONFIG_OF_LIBFDT 1 2931c274c4eSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 2945b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2951c274c4eSKim Phillips 2961c274c4eSKim Phillips /* I2C */ 2971c274c4eSKim Phillips #define CONFIG_HARD_I2C /* I2C with hardware support */ 2981c274c4eSKim Phillips #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 2991c274c4eSKim Phillips #define CONFIG_FSL_I2C 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3041c274c4eSKim Phillips 3051c274c4eSKim Phillips /* 3060fa7a1b4SMichael Barkowski * Config on-board EEPROM 3071c274c4eSKim Phillips */ 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 3121c274c4eSKim Phillips 3131c274c4eSKim Phillips /* 3141c274c4eSKim Phillips * General PCI 3151c274c4eSKim Phillips * Addresses are mapped 1-1. 3161c274c4eSKim Phillips */ 3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 3186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0xd0000000 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */ 3261c274c4eSKim Phillips 3271c274c4eSKim Phillips #ifdef CONFIG_PCI 3288f325cffSMichael Barkowski #define CONFIG_PCI_SKIP_HOST_BRIDGE 3291c274c4eSKim Phillips #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3301c274c4eSKim Phillips 3311c274c4eSKim Phillips #undef CONFIG_EEPRO100 3321c274c4eSKim Phillips #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 3341c274c4eSKim Phillips 3351c274c4eSKim Phillips #endif /* CONFIG_PCI */ 3361c274c4eSKim Phillips 3371c274c4eSKim Phillips /* 3381c274c4eSKim Phillips * QE UEC ethernet configuration 3391c274c4eSKim Phillips */ 3401c274c4eSKim Phillips #define CONFIG_UEC_ETH 34178b7a8efSKim Phillips #define CONFIG_ETHPRIME "UEC0" 3421c274c4eSKim Phillips 3431c274c4eSKim Phillips #define CONFIG_UEC_ETH1 /* ETH3 */ 3441c274c4eSKim Phillips 3451c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH1 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */ 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK QE_CLK9 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK QE_CLK10 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR 4 351865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII 352582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 3531c274c4eSKim Phillips #endif 3541c274c4eSKim Phillips 3551c274c4eSKim Phillips #define CONFIG_UEC_ETH2 /* ETH4 */ 3561c274c4eSKim Phillips 3571c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH2 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK QE_CLK16 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK QE_CLK3 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR 0 363865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII 364582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100 3651c274c4eSKim Phillips #endif 3661c274c4eSKim Phillips 3671c274c4eSKim Phillips /* 3681c274c4eSKim Phillips * Environment 3691c274c4eSKim Phillips */ 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3715a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 3724dde49d8SJoe Hershberger #define CONFIG_ENV_ADDR \ 3734dde49d8SJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 3740e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 3750e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 3761c274c4eSKim Phillips #else 3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 37893f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 3800e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 3811c274c4eSKim Phillips #endif 3821c274c4eSKim Phillips 3831c274c4eSKim Phillips #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 3851c274c4eSKim Phillips 3861c274c4eSKim Phillips /* 3871c274c4eSKim Phillips * BOOTP options 3881c274c4eSKim Phillips */ 3891c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE 3901c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTPATH 3911c274c4eSKim Phillips #define CONFIG_BOOTP_GATEWAY 3921c274c4eSKim Phillips #define CONFIG_BOOTP_HOSTNAME 3931c274c4eSKim Phillips 3941c274c4eSKim Phillips /* 3951c274c4eSKim Phillips * Command line configuration. 3961c274c4eSKim Phillips */ 3971c274c4eSKim Phillips #include <config_cmd_default.h> 3981c274c4eSKim Phillips 3991c274c4eSKim Phillips #define CONFIG_CMD_PING 4001c274c4eSKim Phillips #define CONFIG_CMD_I2C 4010fa7a1b4SMichael Barkowski #define CONFIG_CMD_EEPROM 4021c274c4eSKim Phillips #define CONFIG_CMD_ASKENV 4031c274c4eSKim Phillips 4041c274c4eSKim Phillips #if defined(CONFIG_PCI) 4051c274c4eSKim Phillips #define CONFIG_CMD_PCI 4061c274c4eSKim Phillips #endif 4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 408bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4091c274c4eSKim Phillips #undef CONFIG_CMD_LOADS 4101c274c4eSKim Phillips #endif 4111c274c4eSKim Phillips 4121c274c4eSKim Phillips #undef CONFIG_WATCHDOG /* watchdog disabled */ 4131c274c4eSKim Phillips 4141c274c4eSKim Phillips /* 4151c274c4eSKim Phillips * Miscellaneous configurable options 4161c274c4eSKim Phillips */ 4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4201c274c4eSKim Phillips 4211c274c4eSKim Phillips #if (CONFIG_CMD_KGDB) 4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 4231c274c4eSKim Phillips #else 4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 4251c274c4eSKim Phillips #endif 4261c274c4eSKim Phillips 4274dde49d8SJoe Hershberger /* Print Buffer Size */ 4284dde49d8SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4304dde49d8SJoe Hershberger /* Boot Argument Buffer Size */ 4314dde49d8SJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 4331c274c4eSKim Phillips 4341c274c4eSKim Phillips /* 4351c274c4eSKim Phillips * For booting Linux, the board info and command line data 4369f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 4371c274c4eSKim Phillips * the maximum mapped by the Linux kernel during initialization. 4381c274c4eSKim Phillips */ 4394dde49d8SJoe Hershberger /* Initial Memory map for Linux */ 4404dde49d8SJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 4411c274c4eSKim Phillips 4421c274c4eSKim Phillips /* 4431c274c4eSKim Phillips * Core HID Setup 4441c274c4eSKim Phillips */ 4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 4461a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 4471a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 4491c274c4eSKim Phillips 4501c274c4eSKim Phillips /* 4511c274c4eSKim Phillips * MMU Setup 4521c274c4eSKim Phillips */ 45331d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 4541c274c4eSKim Phillips 4551c274c4eSKim Phillips /* DDR: cache cacheable */ 4564dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 457*72cd4087SJoe Hershberger | BATL_PP_RW \ 4584dde49d8SJoe Hershberger | BATL_MEMCOHERENCE) 4594dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 4604dde49d8SJoe Hershberger | BATU_BL_256M \ 4614dde49d8SJoe Hershberger | BATU_VS \ 4624dde49d8SJoe Hershberger | BATU_VP) 4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 4651c274c4eSKim Phillips 4661c274c4eSKim Phillips /* IMMRBAR & PCI IO: cache-inhibit and guarded */ 4674dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \ 468*72cd4087SJoe Hershberger | BATL_PP_RW \ 4694dde49d8SJoe Hershberger | BATL_CACHEINHIBIT \ 4704dde49d8SJoe Hershberger | BATL_GUARDEDSTORAGE) 4714dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \ 4724dde49d8SJoe Hershberger | BATU_BL_4M \ 4734dde49d8SJoe Hershberger | BATU_VS \ 4744dde49d8SJoe Hershberger | BATU_VP) 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 4771c274c4eSKim Phillips 4781c274c4eSKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 4794dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \ 480*72cd4087SJoe Hershberger | BATL_PP_RW \ 4814dde49d8SJoe Hershberger | BATL_MEMCOHERENCE) 4824dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \ 4834dde49d8SJoe Hershberger | BATU_BL_32M \ 4844dde49d8SJoe Hershberger | BATU_VS \ 4854dde49d8SJoe Hershberger | BATU_VP) 4864dde49d8SJoe Hershberger #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \ 487*72cd4087SJoe Hershberger | BATL_PP_RW \ 4884dde49d8SJoe Hershberger | BATL_CACHEINHIBIT \ 4894dde49d8SJoe Hershberger | BATL_GUARDEDSTORAGE) 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 4911c274c4eSKim Phillips 4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 4946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 4956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 4961c274c4eSKim Phillips 4971c274c4eSKim Phillips /* Stack in dcache: cacheable, no memory coherence */ 498*72cd4087SJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 4994dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR \ 5004dde49d8SJoe Hershberger | BATU_BL_128K \ 5014dde49d8SJoe Hershberger | BATU_VS \ 5024dde49d8SJoe Hershberger | BATU_VP) 5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 5051c274c4eSKim Phillips 5061c274c4eSKim Phillips #ifdef CONFIG_PCI 5071c274c4eSKim Phillips /* PCI MEM space: cacheable */ 5084dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS \ 509*72cd4087SJoe Hershberger | BATL_PP_RW \ 5104dde49d8SJoe Hershberger | BATL_MEMCOHERENCE) 5114dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS \ 5124dde49d8SJoe Hershberger | BATU_BL_256M \ 5134dde49d8SJoe Hershberger | BATU_VS \ 5144dde49d8SJoe Hershberger | BATU_VP) 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 5171c274c4eSKim Phillips /* PCI MMIO space: cache-inhibit and guarded */ 5184dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS \ 519*72cd4087SJoe Hershberger | BATL_PP_RW \ 5204dde49d8SJoe Hershberger | BATL_CACHEINHIBIT \ 5214dde49d8SJoe Hershberger | BATL_GUARDEDSTORAGE) 5224dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS \ 5234dde49d8SJoe Hershberger | BATU_BL_256M \ 5244dde49d8SJoe Hershberger | BATU_VS \ 5254dde49d8SJoe Hershberger | BATU_VP) 5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 5281c274c4eSKim Phillips #else 5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (0) 5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (0) 5316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 5371c274c4eSKim Phillips #endif 5381c274c4eSKim Phillips 5391c274c4eSKim Phillips /* Nothing in BAT7 */ 5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 5441c274c4eSKim Phillips 5451c274c4eSKim Phillips #if (CONFIG_CMD_KGDB) 5461c274c4eSKim Phillips #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 5471c274c4eSKim Phillips #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 5481c274c4eSKim Phillips #endif 5491c274c4eSKim Phillips 5501c274c4eSKim Phillips /* 5511c274c4eSKim Phillips * Environment Configuration 5521c274c4eSKim Phillips */ 5531c274c4eSKim Phillips #define CONFIG_ENV_OVERWRITE 5541c274c4eSKim Phillips 555977b5758SKim Phillips #define CONFIG_HAS_ETH0 /* add support for "ethaddr" */ 5561c274c4eSKim Phillips #define CONFIG_HAS_ETH1 /* add support for "eth1addr" */ 5571c274c4eSKim Phillips 5584dde49d8SJoe Hershberger /* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM 5594dde49d8SJoe Hershberger * (see CONFIG_SYS_I2C_EEPROM) */ 5604dde49d8SJoe Hershberger /* MAC address offset in I2C EEPROM */ 5614dde49d8SJoe Hershberger #define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00 5625b2793a3SMichael Barkowski 5634dde49d8SJoe Hershberger #define CONFIG_NETDEV "eth1" 5641c274c4eSKim Phillips 5651c274c4eSKim Phillips #define CONFIG_HOSTNAME mpc8323erdb 5668b3637c6SJoe Hershberger #define CONFIG_ROOTPATH "/nfsroot" 567b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 5684dde49d8SJoe Hershberger /* U-Boot image on TFTP server */ 5694dde49d8SJoe Hershberger #define CONFIG_UBOOTPATH "u-boot.bin" 5704dde49d8SJoe Hershberger #define CONFIG_FDTFILE "mpc832x_rdb.dtb" 5714dde49d8SJoe Hershberger #define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot" 5721c274c4eSKim Phillips 5734dde49d8SJoe Hershberger /* default location for tftp and bootm */ 5744dde49d8SJoe Hershberger #define CONFIG_LOADADDR 800000 5757fd0bea2SKim Phillips #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 5761c274c4eSKim Phillips #define CONFIG_BAUDRATE 115200 5771c274c4eSKim Phillips 5781c274c4eSKim Phillips #define XMK_STR(x) #x 5791c274c4eSKim Phillips #define MK_STR(x) XMK_STR(x) 5801c274c4eSKim Phillips 5811c274c4eSKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \ 5824dde49d8SJoe Hershberger "netdev=" CONFIG_NETDEV "\0" \ 5834dde49d8SJoe Hershberger "uboot=" CONFIG_UBOOTPATH "\0" \ 5841c274c4eSKim Phillips "tftpflash=tftp $loadaddr $uboot;" \ 58514d0a02aSWolfgang Denk "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\ 58614d0a02aSWolfgang Denk "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ 58714d0a02aSWolfgang Denk "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "\ 58814d0a02aSWolfgang Denk "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\ 58914d0a02aSWolfgang Denk "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\ 59079f516bcSKim Phillips "fdtaddr=780000\0" \ 5914dde49d8SJoe Hershberger "fdtfile=" CONFIG_FDTFILE "\0" \ 5921c274c4eSKim Phillips "ramdiskaddr=1000000\0" \ 5934dde49d8SJoe Hershberger "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \ 5941c274c4eSKim Phillips "console=ttyS0\0" \ 5951c274c4eSKim Phillips "setbootargs=setenv bootargs " \ 5961c274c4eSKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\ 5971c274c4eSKim Phillips "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ 5984dde49d8SJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\ 5994dde49d8SJoe Hershberger "$netdev:off "\ 6001c274c4eSKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" 6011c274c4eSKim Phillips 6021c274c4eSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 6031c274c4eSKim Phillips "setenv rootdev /dev/nfs;" \ 6041c274c4eSKim Phillips "run setbootargs;" \ 6051c274c4eSKim Phillips "run setipargs;" \ 6061c274c4eSKim Phillips "tftp $loadaddr $bootfile;" \ 6071c274c4eSKim Phillips "tftp $fdtaddr $fdtfile;" \ 6081c274c4eSKim Phillips "bootm $loadaddr - $fdtaddr" 6091c274c4eSKim Phillips 6101c274c4eSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 6111c274c4eSKim Phillips "setenv rootdev /dev/ram;" \ 6121c274c4eSKim Phillips "run setbootargs;" \ 6131c274c4eSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 6141c274c4eSKim Phillips "tftp $loadaddr $bootfile;" \ 6151c274c4eSKim Phillips "tftp $fdtaddr $fdtfile;" \ 6161c274c4eSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 6171c274c4eSKim Phillips 6181c274c4eSKim Phillips #undef MK_STR 6191c274c4eSKim Phillips #undef XMK_STR 6201c274c4eSKim Phillips 6211c274c4eSKim Phillips #endif /* __CONFIG_H */ 622