11c274c4eSKim Phillips /* 21c274c4eSKim Phillips * Copyright (C) 2007 Freescale Semiconductor, Inc. 31c274c4eSKim Phillips * 41c274c4eSKim Phillips * This program is free software; you can redistribute it and/or modify it 51c274c4eSKim Phillips * under the terms of the GNU General Public License version 2 as published 61c274c4eSKim Phillips * by the Free Software Foundation. 71c274c4eSKim Phillips */ 81c274c4eSKim Phillips 91c274c4eSKim Phillips #ifndef __CONFIG_H 101c274c4eSKim Phillips #define __CONFIG_H 111c274c4eSKim Phillips 121c274c4eSKim Phillips /* 131c274c4eSKim Phillips * High Level Configuration Options 141c274c4eSKim Phillips */ 151c274c4eSKim Phillips #define CONFIG_E300 1 /* E300 family */ 161c274c4eSKim Phillips #define CONFIG_QE 1 /* Has QE */ 171c274c4eSKim Phillips #define CONFIG_MPC83XX 1 /* MPC83xx family */ 181c274c4eSKim Phillips #define CONFIG_MPC832X 1 /* MPC832x CPU specific */ 191c274c4eSKim Phillips 201c274c4eSKim Phillips #define CONFIG_PCI 1 211c274c4eSKim Phillips #define CONFIG_83XX_GENERIC_PCI 1 221c274c4eSKim Phillips 231c274c4eSKim Phillips /* 241c274c4eSKim Phillips * System Clock Setup 251c274c4eSKim Phillips */ 261c274c4eSKim Phillips #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 271c274c4eSKim Phillips 281c274c4eSKim Phillips #ifndef CONFIG_SYS_CLK_FREQ 291c274c4eSKim Phillips #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 301c274c4eSKim Phillips #endif 311c274c4eSKim Phillips 321c274c4eSKim Phillips /* 331c274c4eSKim Phillips * Hardware Reset Configuration Word 341c274c4eSKim Phillips */ 35*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 361c274c4eSKim Phillips HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 371c274c4eSKim Phillips HRCWL_DDR_TO_SCB_CLK_2X1 |\ 381c274c4eSKim Phillips HRCWL_VCO_1X2 |\ 391c274c4eSKim Phillips HRCWL_CSB_TO_CLKIN_2X1 |\ 401c274c4eSKim Phillips HRCWL_CORE_TO_CSB_2_5X1 |\ 411c274c4eSKim Phillips HRCWL_CE_PLL_VCO_DIV_2 |\ 421c274c4eSKim Phillips HRCWL_CE_PLL_DIV_1X1 |\ 431c274c4eSKim Phillips HRCWL_CE_TO_PLL_1X3) 441c274c4eSKim Phillips 45*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 461c274c4eSKim Phillips HRCWH_PCI_HOST |\ 471c274c4eSKim Phillips HRCWH_PCI1_ARBITER_ENABLE |\ 481c274c4eSKim Phillips HRCWH_CORE_ENABLE |\ 491c274c4eSKim Phillips HRCWH_FROM_0X00000100 |\ 501c274c4eSKim Phillips HRCWH_BOOTSEQ_DISABLE |\ 511c274c4eSKim Phillips HRCWH_SW_WATCHDOG_DISABLE |\ 521c274c4eSKim Phillips HRCWH_ROM_LOC_LOCAL_16BIT |\ 531c274c4eSKim Phillips HRCWH_BIG_ENDIAN |\ 541c274c4eSKim Phillips HRCWH_LALE_NORMAL) 551c274c4eSKim Phillips 561c274c4eSKim Phillips /* 571c274c4eSKim Phillips * System IO Config 581c274c4eSKim Phillips */ 59*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 601c274c4eSKim Phillips 611c274c4eSKim Phillips #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 621c274c4eSKim Phillips 631c274c4eSKim Phillips /* 641c274c4eSKim Phillips * IMMR new address 651c274c4eSKim Phillips */ 66*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 671c274c4eSKim Phillips 681c274c4eSKim Phillips /* 695bbeea86SMichael Barkowski * System performance 705bbeea86SMichael Barkowski */ 71*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ 72*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ 73*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_OPT 1 /* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */ 745bbeea86SMichael Barkowski 755bbeea86SMichael Barkowski /* 761c274c4eSKim Phillips * DDR Setup 771c274c4eSKim Phillips */ 78*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 79*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 80*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 81*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */ 821c274c4eSKim Phillips 831c274c4eSKim Phillips #undef CONFIG_SPD_EEPROM 841c274c4eSKim Phillips #if defined(CONFIG_SPD_EEPROM) 851c274c4eSKim Phillips /* Determine DDR configuration from I2C interface 861c274c4eSKim Phillips */ 871c274c4eSKim Phillips #define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */ 881c274c4eSKim Phillips #else 891c274c4eSKim Phillips /* Manually set up DDR parameters 901c274c4eSKim Phillips */ 91*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 64 /* MB */ 92*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \ 935bbeea86SMichael Barkowski | CSCONFIG_ODT_WR_ACS \ 94fc549c87SMichael Barkowski | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_9 ) 955bbeea86SMichael Barkowski /* 0x80010101 */ 96*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \ 97fc549c87SMichael Barkowski | ( 0 << TIMING_CFG0_WRT_SHIFT ) \ 98fc549c87SMichael Barkowski | ( 0 << TIMING_CFG0_RRT_SHIFT ) \ 99fc549c87SMichael Barkowski | ( 0 << TIMING_CFG0_WWT_SHIFT ) \ 100fc549c87SMichael Barkowski | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \ 101fc549c87SMichael Barkowski | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \ 102fc549c87SMichael Barkowski | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \ 103fc549c87SMichael Barkowski | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) ) 104fc549c87SMichael Barkowski /* 0x00220802 */ 105*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ( ( 2 << TIMING_CFG1_PRETOACT_SHIFT ) \ 1065bbeea86SMichael Barkowski | ( 6 << TIMING_CFG1_ACTTOPRE_SHIFT ) \ 1075bbeea86SMichael Barkowski | ( 2 << TIMING_CFG1_ACTTORW_SHIFT ) \ 108fc549c87SMichael Barkowski | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \ 1095bbeea86SMichael Barkowski | ( 3 << TIMING_CFG1_REFREC_SHIFT ) \ 1105bbeea86SMichael Barkowski | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \ 111fc549c87SMichael Barkowski | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \ 112fc549c87SMichael Barkowski | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) ) 1135bbeea86SMichael Barkowski /* 0x26253222 */ 114*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \ 1155bbeea86SMichael Barkowski | (31 << TIMING_CFG2_CPO_SHIFT ) \ 116fc549c87SMichael Barkowski | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \ 117fc549c87SMichael Barkowski | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \ 118fc549c87SMichael Barkowski | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \ 119fc549c87SMichael Barkowski | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \ 1205bbeea86SMichael Barkowski | ( 7 << TIMING_CFG2_FOUR_ACT_SHIFT) ) 1215bbeea86SMichael Barkowski /* 0x1f9048c7 */ 122*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 123*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 124fc549c87SMichael Barkowski /* 0x02000000 */ 125*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ( ( 0x4448 << SDRAM_MODE_ESD_SHIFT ) \ 126fc549c87SMichael Barkowski | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) ) 1275bbeea86SMichael Barkowski /* 0x44480232 */ 128*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x8000c000 129*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ( ( 800 << SDRAM_INTERVAL_REFINT_SHIFT ) \ 130fc549c87SMichael Barkowski | ( 100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) ) 131fc549c87SMichael Barkowski /* 0x03200064 */ 132*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000003 133*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \ 134fc549c87SMichael Barkowski | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 135fc549c87SMichael Barkowski | SDRAM_CFG_32_BE ) 136fc549c87SMichael Barkowski /* 0x43080000 */ 137*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 1381c274c4eSKim Phillips #endif 1391c274c4eSKim Phillips 1401c274c4eSKim Phillips /* 1411c274c4eSKim Phillips * Memory test 1421c274c4eSKim Phillips */ 143*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 144*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */ 145*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x03f00000 1461c274c4eSKim Phillips 1471c274c4eSKim Phillips /* 1481c274c4eSKim Phillips * The reserved memory 1491c274c4eSKim Phillips */ 150*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 1511c274c4eSKim Phillips 152*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 153*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 1541c274c4eSKim Phillips #else 155*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 1561c274c4eSKim Phillips #endif 1571c274c4eSKim Phillips 158*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ 159*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 160*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 1611c274c4eSKim Phillips 1621c274c4eSKim Phillips /* 1631c274c4eSKim Phillips * Initial RAM Base Address Setup 1641c274c4eSKim Phillips */ 165*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 166*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 167*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */ 168*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 169*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 1701c274c4eSKim Phillips 1711c274c4eSKim Phillips /* 1721c274c4eSKim Phillips * Local Bus Configuration & Clock Setup 1731c274c4eSKim Phillips */ 174*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_2) 175*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00000000 1761c274c4eSKim Phillips 1771c274c4eSKim Phillips /* 1781c274c4eSKim Phillips * FLASH on the Local Bus 1791c274c4eSKim Phillips */ 180*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 18100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 182*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 183*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */ 184*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1851c274c4eSKim Phillips 186*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */ 187*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */ 1881c274c4eSKim Phillips 189*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* Flash Base address */ \ 1901c274c4eSKim Phillips (2 << BR_PS_SHIFT) | /* 16 bit port size */ \ 1911c274c4eSKim Phillips BR_V) /* valid */ 192*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */ 1931c274c4eSKim Phillips 194*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 195*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ 1961c274c4eSKim Phillips 197*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 1981c274c4eSKim Phillips 1991c274c4eSKim Phillips /* 2001c274c4eSKim Phillips * SDRAM on the Local Bus 2011c274c4eSKim Phillips */ 202*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_LB_SDRAM /* The board has not SRDAM on local bus */ 2031c274c4eSKim Phillips 204*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_LB_SDRAM 205*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */ 206*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ 2071c274c4eSKim Phillips 208*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE 209*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64MB */ 2101c274c4eSKim Phillips 2111c274c4eSKim Phillips /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */ 2121c274c4eSKim Phillips /* 2131c274c4eSKim Phillips * Base Register 2 and Option Register 2 configure SDRAM. 214*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. 2151c274c4eSKim Phillips * 2161c274c4eSKim Phillips * For BR2, need: 2171c274c4eSKim Phillips * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 2181c274c4eSKim Phillips * port size = 32-bits = BR2[19:20] = 11 2191c274c4eSKim Phillips * no parity checking = BR2[21:22] = 00 2201c274c4eSKim Phillips * SDRAM for MSEL = BR2[24:26] = 011 2211c274c4eSKim Phillips * Valid = BR[31] = 1 2221c274c4eSKim Phillips * 2231c274c4eSKim Phillips * 0 4 8 12 16 20 24 28 2241c274c4eSKim Phillips * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 2251c274c4eSKim Phillips * 226*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into 2271c274c4eSKim Phillips * the top 17 bits of BR2. 2281c274c4eSKim Phillips */ 2291c274c4eSKim Phillips 230*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0xf0001861 /*Port size=32bit, MSEL=SDRAM */ 2311c274c4eSKim Phillips 2321c274c4eSKim Phillips /* 233*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. 2341c274c4eSKim Phillips * 2351c274c4eSKim Phillips * For OR2, need: 2361c274c4eSKim Phillips * 64MB mask for AM, OR2[0:7] = 1111 1100 2371c274c4eSKim Phillips * XAM, OR2[17:18] = 11 2381c274c4eSKim Phillips * 9 columns OR2[19-21] = 010 2391c274c4eSKim Phillips * 13 rows OR2[23-25] = 100 2401c274c4eSKim Phillips * EAD set for extra time OR[31] = 1 2411c274c4eSKim Phillips * 2421c274c4eSKim Phillips * 0 4 8 12 16 20 24 28 2431c274c4eSKim Phillips * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 2441c274c4eSKim Phillips */ 2451c274c4eSKim Phillips 246*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0xfc006901 2471c274c4eSKim Phillips 248*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */ 249*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */ 2501c274c4eSKim Phillips 2511c274c4eSKim Phillips /* 2521c274c4eSKim Phillips * LSDMR masks 2531c274c4eSKim Phillips */ 254*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) 255*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) 256*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) 257*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4)) 258*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) 259*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) 260*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) 261*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) 2621c274c4eSKim Phillips 263*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723 2641c274c4eSKim Phillips 2651c274c4eSKim Phillips /* 2661c274c4eSKim Phillips * SDRAM Controller configuration sequence. 2671c274c4eSKim Phillips */ 268*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_1 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 269*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_PCHALL) 270*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_2 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 271*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH) 272*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_3 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 273*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH) 274*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_4 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 275*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_MRW) 276*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LSDMR_5 ( CONFIG_SYS_LBC_LSDMR_COMMON \ 277*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD | CONFIG_SYS_LBC_LSDMR_OP_NORMAL) 2781c274c4eSKim Phillips 2791c274c4eSKim Phillips #endif 2801c274c4eSKim Phillips 2811c274c4eSKim Phillips /* 2821c274c4eSKim Phillips * Windows to access PIB via local bus 2831c274c4eSKim Phillips */ 284*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8008000 /* windows base 0xf8008000 */ 285*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000f /* windows size 64KB */ 2861c274c4eSKim Phillips 2871c274c4eSKim Phillips /* 2881c274c4eSKim Phillips * Serial Port 2891c274c4eSKim Phillips */ 2901c274c4eSKim Phillips #define CONFIG_CONS_INDEX 1 2911c274c4eSKim Phillips #undef CONFIG_SERIAL_SOFTWARE_FIFO 292*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 293*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 294*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 295*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 2961c274c4eSKim Phillips 297*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 2981c274c4eSKim Phillips {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 2991c274c4eSKim Phillips 300*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 301*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 3021c274c4eSKim Phillips 3031c274c4eSKim Phillips #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 3041c274c4eSKim Phillips /* Use the HUSH parser */ 305*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 306*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 307*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 3081c274c4eSKim Phillips #endif 3091c274c4eSKim Phillips 3101c274c4eSKim Phillips /* pass open firmware flat tree */ 3111c274c4eSKim Phillips #define CONFIG_OF_LIBFDT 1 3121c274c4eSKim Phillips #define CONFIG_OF_BOARD_SETUP 1 3135b8bc606SKim Phillips #define CONFIG_OF_STDOUT_VIA_ALIAS 1 3141c274c4eSKim Phillips 3151c274c4eSKim Phillips /* I2C */ 3161c274c4eSKim Phillips #define CONFIG_HARD_I2C /* I2C with hardware support */ 3171c274c4eSKim Phillips #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 3181c274c4eSKim Phillips #define CONFIG_FSL_I2C 319*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 320*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 321*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 322*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3231c274c4eSKim Phillips 3241c274c4eSKim Phillips /* 3250fa7a1b4SMichael Barkowski * Config on-board EEPROM 3261c274c4eSKim Phillips */ 327*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 328*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 329*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 330*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 3311c274c4eSKim Phillips 3321c274c4eSKim Phillips /* 3331c274c4eSKim Phillips * General PCI 3341c274c4eSKim Phillips * Addresses are mapped 1-1. 3351c274c4eSKim Phillips */ 336*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 337*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 338*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 339*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 340*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 341*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 342*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0xd0000000 343*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 344*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */ 3451c274c4eSKim Phillips 3461c274c4eSKim Phillips #ifdef CONFIG_PCI 3478f325cffSMichael Barkowski #define CONFIG_PCI_SKIP_HOST_BRIDGE 3481c274c4eSKim Phillips #define CONFIG_NET_MULTI 3491c274c4eSKim Phillips #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3501c274c4eSKim Phillips 3511c274c4eSKim Phillips #undef CONFIG_EEPRO100 3521c274c4eSKim Phillips #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 353*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 3541c274c4eSKim Phillips 3551c274c4eSKim Phillips #endif /* CONFIG_PCI */ 3561c274c4eSKim Phillips 3571c274c4eSKim Phillips 3581c274c4eSKim Phillips #ifndef CONFIG_NET_MULTI 3591c274c4eSKim Phillips #define CONFIG_NET_MULTI 1 3601c274c4eSKim Phillips #endif 3611c274c4eSKim Phillips 3621c274c4eSKim Phillips /* 3631c274c4eSKim Phillips * QE UEC ethernet configuration 3641c274c4eSKim Phillips */ 3651c274c4eSKim Phillips #define CONFIG_UEC_ETH 366711a7946SKim Phillips #define CONFIG_ETHPRIME "FSL UEC0" 3671c274c4eSKim Phillips 3681c274c4eSKim Phillips #define CONFIG_UEC_ETH1 /* ETH3 */ 3691c274c4eSKim Phillips 3701c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH1 371*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */ 372*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK QE_CLK9 373*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK QE_CLK10 374*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH 375*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR 4 376*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_100_MII 3771c274c4eSKim Phillips #endif 3781c274c4eSKim Phillips 3791c274c4eSKim Phillips #define CONFIG_UEC_ETH2 /* ETH4 */ 3801c274c4eSKim Phillips 3811c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH2 382*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ 383*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK QE_CLK16 384*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK QE_CLK3 385*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH 386*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR 0 387*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_100_MII 3881c274c4eSKim Phillips #endif 3891c274c4eSKim Phillips 3901c274c4eSKim Phillips /* 3911c274c4eSKim Phillips * Environment 3921c274c4eSKim Phillips */ 393*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3945a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 395*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 3960e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 3970e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 3981c274c4eSKim Phillips #else 399*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 40093f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 401*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4020e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4031c274c4eSKim Phillips #endif 4041c274c4eSKim Phillips 4051c274c4eSKim Phillips #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 406*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4071c274c4eSKim Phillips 4081c274c4eSKim Phillips /* 4091c274c4eSKim Phillips * BOOTP options 4101c274c4eSKim Phillips */ 4111c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE 4121c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTPATH 4131c274c4eSKim Phillips #define CONFIG_BOOTP_GATEWAY 4141c274c4eSKim Phillips #define CONFIG_BOOTP_HOSTNAME 4151c274c4eSKim Phillips 4161c274c4eSKim Phillips /* 4171c274c4eSKim Phillips * Command line configuration. 4181c274c4eSKim Phillips */ 4191c274c4eSKim Phillips #include <config_cmd_default.h> 4201c274c4eSKim Phillips 4211c274c4eSKim Phillips #define CONFIG_CMD_PING 4221c274c4eSKim Phillips #define CONFIG_CMD_I2C 4230fa7a1b4SMichael Barkowski #define CONFIG_CMD_EEPROM 4241c274c4eSKim Phillips #define CONFIG_CMD_ASKENV 4251c274c4eSKim Phillips 4261c274c4eSKim Phillips #if defined(CONFIG_PCI) 4271c274c4eSKim Phillips #define CONFIG_CMD_PCI 4281c274c4eSKim Phillips #endif 429*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 4301c274c4eSKim Phillips #undef CONFIG_CMD_ENV 4311c274c4eSKim Phillips #undef CONFIG_CMD_LOADS 4321c274c4eSKim Phillips #endif 4331c274c4eSKim Phillips 4341c274c4eSKim Phillips #undef CONFIG_WATCHDOG /* watchdog disabled */ 4351c274c4eSKim Phillips 4361c274c4eSKim Phillips /* 4371c274c4eSKim Phillips * Miscellaneous configurable options 4381c274c4eSKim Phillips */ 439*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 440*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 441*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4421c274c4eSKim Phillips 4431c274c4eSKim Phillips #if (CONFIG_CMD_KGDB) 444*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 4451c274c4eSKim Phillips #else 446*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 4471c274c4eSKim Phillips #endif 4481c274c4eSKim Phillips 449*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 450*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 451*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 452*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 4531c274c4eSKim Phillips 4541c274c4eSKim Phillips /* 4551c274c4eSKim Phillips * For booting Linux, the board info and command line data 4561c274c4eSKim Phillips * have to be in the first 8 MB of memory, since this is 4571c274c4eSKim Phillips * the maximum mapped by the Linux kernel during initialization. 4581c274c4eSKim Phillips */ 459*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 4601c274c4eSKim Phillips 4611c274c4eSKim Phillips /* 4621c274c4eSKim Phillips * Core HID Setup 4631c274c4eSKim Phillips */ 464*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 465*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK 466*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 4671c274c4eSKim Phillips 4681c274c4eSKim Phillips /* 4691c274c4eSKim Phillips * MMU Setup 4701c274c4eSKim Phillips */ 47131d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 4721c274c4eSKim Phillips 4731c274c4eSKim Phillips /* DDR: cache cacheable */ 474*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 475*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 476*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 477*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 4781c274c4eSKim Phillips 4791c274c4eSKim Phillips /* IMMRBAR & PCI IO: cache-inhibit and guarded */ 480*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \ 4811c274c4eSKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 482*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP) 483*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 484*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 4851c274c4eSKim Phillips 4861c274c4eSKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 487*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 488*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP) 489*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \ 4901c274c4eSKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 491*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 4921c274c4eSKim Phillips 493*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 494*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 495*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 496*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 4971c274c4eSKim Phillips 4981c274c4eSKim Phillips /* Stack in dcache: cacheable, no memory coherence */ 499*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10) 500*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 501*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 502*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 5031c274c4eSKim Phillips 5041c274c4eSKim Phillips #ifdef CONFIG_PCI 5051c274c4eSKim Phillips /* PCI MEM space: cacheable */ 506*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) 507*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 508*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 509*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 5101c274c4eSKim Phillips /* PCI MMIO space: cache-inhibit and guarded */ 511*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS | BATL_PP_10 | \ 5121c274c4eSKim Phillips BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 513*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 514*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 515*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 5161c274c4eSKim Phillips #else 517*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (0) 518*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (0) 519*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L (0) 520*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U (0) 521*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 522*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 523*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 524*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 5251c274c4eSKim Phillips #endif 5261c274c4eSKim Phillips 5271c274c4eSKim Phillips /* Nothing in BAT7 */ 528*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L (0) 529*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U (0) 530*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 531*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 5321c274c4eSKim Phillips 5331c274c4eSKim Phillips /* 5341c274c4eSKim Phillips * Internal Definitions 5351c274c4eSKim Phillips * 5361c274c4eSKim Phillips * Boot Flags 5371c274c4eSKim Phillips */ 5381c274c4eSKim Phillips #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 5391c274c4eSKim Phillips #define BOOTFLAG_WARM 0x02 /* Software reboot */ 5401c274c4eSKim Phillips 5411c274c4eSKim Phillips #if (CONFIG_CMD_KGDB) 5421c274c4eSKim Phillips #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 5431c274c4eSKim Phillips #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 5441c274c4eSKim Phillips #endif 5451c274c4eSKim Phillips 5461c274c4eSKim Phillips /* 5471c274c4eSKim Phillips * Environment Configuration 5481c274c4eSKim Phillips */ 5491c274c4eSKim Phillips #define CONFIG_ENV_OVERWRITE 5501c274c4eSKim Phillips 551977b5758SKim Phillips #define CONFIG_HAS_ETH0 /* add support for "ethaddr" */ 5521c274c4eSKim Phillips #define CONFIG_ETHADDR 00:04:9f:ef:03:01 5531c274c4eSKim Phillips #define CONFIG_HAS_ETH1 /* add support for "eth1addr" */ 5541c274c4eSKim Phillips #define CONFIG_ETH1ADDR 00:04:9f:ef:03:02 5551c274c4eSKim Phillips 556*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */ 557*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00 /* MAC address offset in I2C EEPROM */ 5585b2793a3SMichael Barkowski 5591c274c4eSKim Phillips #define CONFIG_IPADDR 10.0.0.2 5601c274c4eSKim Phillips #define CONFIG_SERVERIP 10.0.0.1 5611c274c4eSKim Phillips #define CONFIG_GATEWAYIP 10.0.0.1 5621c274c4eSKim Phillips #define CONFIG_NETMASK 255.0.0.0 5631c274c4eSKim Phillips #define CONFIG_NETDEV eth1 5641c274c4eSKim Phillips 5651c274c4eSKim Phillips #define CONFIG_HOSTNAME mpc8323erdb 5661c274c4eSKim Phillips #define CONFIG_ROOTPATH /nfsroot 5671c274c4eSKim Phillips #define CONFIG_RAMDISKFILE rootfs.ext2.gz.uboot 5681c274c4eSKim Phillips #define CONFIG_BOOTFILE uImage 5691c274c4eSKim Phillips #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ 5701c274c4eSKim Phillips #define CONFIG_FDTFILE mpc832x_rdb.dtb 5711c274c4eSKim Phillips 572b2115757SKim Phillips #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */ 5737fd0bea2SKim Phillips #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 5741c274c4eSKim Phillips #define CONFIG_BAUDRATE 115200 5751c274c4eSKim Phillips 5761c274c4eSKim Phillips #define XMK_STR(x) #x 5771c274c4eSKim Phillips #define MK_STR(x) XMK_STR(x) 5781c274c4eSKim Phillips 5791c274c4eSKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \ 5801c274c4eSKim Phillips "netdev=" MK_STR(CONFIG_NETDEV) "\0" \ 5811c274c4eSKim Phillips "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \ 5821c274c4eSKim Phillips "tftpflash=tftp $loadaddr $uboot;" \ 5831c274c4eSKim Phillips "protect off " MK_STR(TEXT_BASE) " +$filesize; " \ 5841c274c4eSKim Phillips "erase " MK_STR(TEXT_BASE) " +$filesize; " \ 5851c274c4eSKim Phillips "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \ 5861c274c4eSKim Phillips "protect on " MK_STR(TEXT_BASE) " +$filesize; " \ 5871c274c4eSKim Phillips "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \ 5881c274c4eSKim Phillips "fdtaddr=400000\0" \ 5891c274c4eSKim Phillips "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \ 5901c274c4eSKim Phillips "ramdiskaddr=1000000\0" \ 5911c274c4eSKim Phillips "ramdiskfile=" MK_STR(CONFIG_RAMDISKFILE) "\0" \ 5921c274c4eSKim Phillips "console=ttyS0\0" \ 5931c274c4eSKim Phillips "setbootargs=setenv bootargs " \ 5941c274c4eSKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ 5951c274c4eSKim Phillips "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ 5961c274c4eSKim Phillips "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5971c274c4eSKim Phillips "root=$rootdev rw console=$console,$baudrate $othbootargs\0" 5981c274c4eSKim Phillips 5991c274c4eSKim Phillips #define CONFIG_NFSBOOTCOMMAND \ 6001c274c4eSKim Phillips "setenv rootdev /dev/nfs;" \ 6011c274c4eSKim Phillips "run setbootargs;" \ 6021c274c4eSKim Phillips "run setipargs;" \ 6031c274c4eSKim Phillips "tftp $loadaddr $bootfile;" \ 6041c274c4eSKim Phillips "tftp $fdtaddr $fdtfile;" \ 6051c274c4eSKim Phillips "bootm $loadaddr - $fdtaddr" 6061c274c4eSKim Phillips 6071c274c4eSKim Phillips #define CONFIG_RAMBOOTCOMMAND \ 6081c274c4eSKim Phillips "setenv rootdev /dev/ram;" \ 6091c274c4eSKim Phillips "run setbootargs;" \ 6101c274c4eSKim Phillips "tftp $ramdiskaddr $ramdiskfile;" \ 6111c274c4eSKim Phillips "tftp $loadaddr $bootfile;" \ 6121c274c4eSKim Phillips "tftp $fdtaddr $fdtfile;" \ 6131c274c4eSKim Phillips "bootm $loadaddr $ramdiskaddr $fdtaddr" 6141c274c4eSKim Phillips 6151c274c4eSKim Phillips #undef MK_STR 6161c274c4eSKim Phillips #undef XMK_STR 6171c274c4eSKim Phillips 6181c274c4eSKim Phillips #endif /* __CONFIG_H */ 619