xref: /rk3399_rockchip-uboot/include/configs/MPC8323ERDB.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
11c274c4eSKim Phillips /*
21c274c4eSKim Phillips  * Copyright (C) 2007 Freescale Semiconductor, Inc.
31c274c4eSKim Phillips  *
41c274c4eSKim Phillips  * This program is free software; you can redistribute it and/or modify it
51c274c4eSKim Phillips  * under the terms of the GNU General Public License version 2 as published
61c274c4eSKim Phillips  * by the Free Software Foundation.
71c274c4eSKim Phillips  */
81c274c4eSKim Phillips 
91c274c4eSKim Phillips #ifndef __CONFIG_H
101c274c4eSKim Phillips #define __CONFIG_H
111c274c4eSKim Phillips 
121c274c4eSKim Phillips /*
131c274c4eSKim Phillips  * High Level Configuration Options
141c274c4eSKim Phillips  */
151c274c4eSKim Phillips #define CONFIG_E300		1	/* E300 family */
161c274c4eSKim Phillips #define CONFIG_QE		1	/* Has QE */
172c7920afSPeter Tyser #define CONFIG_MPC832x		1	/* MPC832x CPU specific */
181c274c4eSKim Phillips 
192ae18241SWolfgang Denk #define	CONFIG_SYS_TEXT_BASE	0xFE000000
202ae18241SWolfgang Denk 
211c274c4eSKim Phillips /*
221c274c4eSKim Phillips  * System Clock Setup
231c274c4eSKim Phillips  */
241c274c4eSKim Phillips #define CONFIG_83XX_CLKIN	66666667	/* in Hz */
251c274c4eSKim Phillips 
261c274c4eSKim Phillips #ifndef CONFIG_SYS_CLK_FREQ
271c274c4eSKim Phillips #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
281c274c4eSKim Phillips #endif
291c274c4eSKim Phillips 
301c274c4eSKim Phillips /*
311c274c4eSKim Phillips  * Hardware Reset Configuration Word
321c274c4eSKim Phillips  */
336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
341c274c4eSKim Phillips 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
351c274c4eSKim Phillips 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
361c274c4eSKim Phillips 	HRCWL_VCO_1X2 |\
371c274c4eSKim Phillips 	HRCWL_CSB_TO_CLKIN_2X1 |\
381c274c4eSKim Phillips 	HRCWL_CORE_TO_CSB_2_5X1 |\
391c274c4eSKim Phillips 	HRCWL_CE_PLL_VCO_DIV_2 |\
401c274c4eSKim Phillips 	HRCWL_CE_PLL_DIV_1X1 |\
411c274c4eSKim Phillips 	HRCWL_CE_TO_PLL_1X3)
421c274c4eSKim Phillips 
436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
441c274c4eSKim Phillips 	HRCWH_PCI_HOST |\
451c274c4eSKim Phillips 	HRCWH_PCI1_ARBITER_ENABLE |\
461c274c4eSKim Phillips 	HRCWH_CORE_ENABLE |\
471c274c4eSKim Phillips 	HRCWH_FROM_0X00000100 |\
481c274c4eSKim Phillips 	HRCWH_BOOTSEQ_DISABLE |\
491c274c4eSKim Phillips 	HRCWH_SW_WATCHDOG_DISABLE |\
501c274c4eSKim Phillips 	HRCWH_ROM_LOC_LOCAL_16BIT |\
511c274c4eSKim Phillips 	HRCWH_BIG_ENDIAN |\
521c274c4eSKim Phillips 	HRCWH_LALE_NORMAL)
531c274c4eSKim Phillips 
541c274c4eSKim Phillips /*
551c274c4eSKim Phillips  * System IO Config
561c274c4eSKim Phillips  */
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000
581c274c4eSKim Phillips 
591c274c4eSKim Phillips /*
601c274c4eSKim Phillips  * IMMR new address
611c274c4eSKim Phillips  */
626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
631c274c4eSKim Phillips 
641c274c4eSKim Phillips /*
655bbeea86SMichael Barkowski  * System performance
665bbeea86SMichael Barkowski  */
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT	3	/* Arbiter repeat count (0-7) */
694dde49d8SJoe Hershberger /* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
704dde49d8SJoe Hershberger #define CONFIG_SYS_SPCR_OPT	1
715bbeea86SMichael Barkowski 
725bbeea86SMichael Barkowski /*
731c274c4eSKim Phillips  * DDR Setup
741c274c4eSKim Phillips  */
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE	0x00000000	/* DDR is system memory */
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE	CONFIG_SYS_DDR_BASE
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
781c274c4eSKim Phillips 
791c274c4eSKim Phillips #undef CONFIG_SPD_EEPROM
801c274c4eSKim Phillips #if defined(CONFIG_SPD_EEPROM)
811c274c4eSKim Phillips /* Determine DDR configuration from I2C interface
821c274c4eSKim Phillips  */
831c274c4eSKim Phillips #define SPD_EEPROM_ADDRESS	0x51	/* DDR SODIMM */
841c274c4eSKim Phillips #else
851c274c4eSKim Phillips /* Manually set up DDR parameters
861c274c4eSKim Phillips  */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE	64	/* MB */
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
894dde49d8SJoe Hershberger 				| CSCONFIG_ROW_BIT_13 \
904dde49d8SJoe Hershberger 				| CSCONFIG_COL_BIT_9)
915bbeea86SMichael Barkowski 				/* 0x80010101 */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
93fc549c87SMichael Barkowski 				| (0 << TIMING_CFG0_WRT_SHIFT) \
94fc549c87SMichael Barkowski 				| (0 << TIMING_CFG0_RRT_SHIFT) \
95fc549c87SMichael Barkowski 				| (0 << TIMING_CFG0_WWT_SHIFT) \
96fc549c87SMichael Barkowski 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
97fc549c87SMichael Barkowski 				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
98fc549c87SMichael Barkowski 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
99fc549c87SMichael Barkowski 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
100fc549c87SMichael Barkowski 				/* 0x00220802 */
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1	((2 << TIMING_CFG1_PRETOACT_SHIFT) \
1025bbeea86SMichael Barkowski 				| (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
1035bbeea86SMichael Barkowski 				| (2 << TIMING_CFG1_ACTTORW_SHIFT) \
104fc549c87SMichael Barkowski 				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
1055bbeea86SMichael Barkowski 				| (3 << TIMING_CFG1_REFREC_SHIFT) \
1065bbeea86SMichael Barkowski 				| (2 << TIMING_CFG1_WRREC_SHIFT) \
107fc549c87SMichael Barkowski 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
108fc549c87SMichael Barkowski 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
1095bbeea86SMichael Barkowski 				/* 0x26253222 */
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
1115bbeea86SMichael Barkowski 				| (31 << TIMING_CFG2_CPO_SHIFT) \
112fc549c87SMichael Barkowski 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
113fc549c87SMichael Barkowski 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
114fc549c87SMichael Barkowski 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
115fc549c87SMichael Barkowski 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
1165bbeea86SMichael Barkowski 				| (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
1175bbeea86SMichael Barkowski 				/* 0x1f9048c7 */
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
120fc549c87SMichael Barkowski 				/* 0x02000000 */
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE	((0x4448 << SDRAM_MODE_ESD_SHIFT) \
122fc549c87SMichael Barkowski 				| (0x0232 << SDRAM_MODE_SD_SHIFT))
1235bbeea86SMichael Barkowski 				/* 0x44480232 */
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2	0x8000c000
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
126fc549c87SMichael Barkowski 				| (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
127fc549c87SMichael Barkowski 				/* 0x03200064 */
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x00000003
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
130fc549c87SMichael Barkowski 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
131fc549c87SMichael Barkowski 				| SDRAM_CFG_32_BE)
132fc549c87SMichael Barkowski 				/* 0x43080000 */
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000
1341c274c4eSKim Phillips #endif
1351c274c4eSKim Phillips 
1361c274c4eSKim Phillips /*
1371c274c4eSKim Phillips  * Memory test
1381c274c4eSKim Phillips  */
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00030000	/* memtest region */
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x03f00000
1421c274c4eSKim Phillips 
1431c274c4eSKim Phillips /*
1441c274c4eSKim Phillips  * The reserved memory
1451c274c4eSKim Phillips  */
14614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
1471c274c4eSKim Phillips 
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
1501c274c4eSKim Phillips #else
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
1521c274c4eSKim Phillips #endif
1531c274c4eSKim Phillips 
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
15516c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN	(512 * 1024)	/* Reserve 512 kB for Mon */
156c8a90646SKim Phillips #define CONFIG_SYS_MALLOC_LEN	(256 * 1024)	/* Reserved for malloc */
1571c274c4eSKim Phillips 
1581c274c4eSKim Phillips /*
1591c274c4eSKim Phillips  * Initial RAM Base Address Setup
1601c274c4eSKim Phillips  */
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
163553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
1644dde49d8SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
1654dde49d8SJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
1661c274c4eSKim Phillips 
1671c274c4eSKim Phillips /*
1681c274c4eSKim Phillips  * Local Bus Configuration & Clock Setup
1691c274c4eSKim Phillips  */
170c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP		LCRR_DBYP
171c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00000000
1731c274c4eSKim Phillips 
1741c274c4eSKim Phillips /*
1751c274c4eSKim Phillips  * FLASH on the Local Bus
1761c274c4eSKim Phillips  */
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
17800b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE	0xFE000000	/* FLASH base address */
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		16	/* FLASH size is 16M */
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
1821c274c4eSKim Phillips 
1834dde49d8SJoe Hershberger 					/* Window base at flash base */
1844dde49d8SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
1857d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_32MB)
1861c274c4eSKim Phillips 
1874dde49d8SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE \
1887d6a0982SJoe Hershberger 				| BR_PS_16	/* 16 bit port */ \
1897d6a0982SJoe Hershberger 				| BR_MS_GPCM	/* MSEL = GPCM */ \
1904dde49d8SJoe Hershberger 				| BR_V)		/* valid */
1917d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
1927d6a0982SJoe Hershberger 				| OR_GPCM_XAM \
1937d6a0982SJoe Hershberger 				| OR_GPCM_CSNT \
1947d6a0982SJoe Hershberger 				| OR_GPCM_ACS_DIV2 \
1957d6a0982SJoe Hershberger 				| OR_GPCM_XACS \
1967d6a0982SJoe Hershberger 				| OR_GPCM_SCY_15 \
1977d6a0982SJoe Hershberger 				| OR_GPCM_TRLX_SET \
1987d6a0982SJoe Hershberger 				| OR_GPCM_EHTR_SET \
1997d6a0982SJoe Hershberger 				| OR_GPCM_EAD)
2007d6a0982SJoe Hershberger 				/* 0xFE006FF7 */
2011c274c4eSKim Phillips 
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	128	/* sectors per device */
2041c274c4eSKim Phillips 
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
2061c274c4eSKim Phillips 
2071c274c4eSKim Phillips /*
2081c274c4eSKim Phillips  * Serial Port
2091c274c4eSKim Phillips  */
2101c274c4eSKim Phillips #define CONFIG_CONS_INDEX	1
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
2141c274c4eSKim Phillips 
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
2161c274c4eSKim Phillips 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
2171c274c4eSKim Phillips 
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
2201c274c4eSKim Phillips 
2211c274c4eSKim Phillips #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
222a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support   */
2231c274c4eSKim Phillips 
2241c274c4eSKim Phillips /* I2C */
22500f792e0SHeiko Schocher #define CONFIG_SYS_I2C
22600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
22700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
22800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
22900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
23000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x51} }
2311c274c4eSKim Phillips 
2321c274c4eSKim Phillips /*
2330fa7a1b4SMichael Barkowski  * Config on-board EEPROM
2341c274c4eSKim Phillips  */
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR		0x50
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	6
2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	10
2391c274c4eSKim Phillips 
2401c274c4eSKim Phillips /*
2411c274c4eSKim Phillips  * General PCI
2421c274c4eSKim Phillips  * Addresses are mapped 1-1.
2431c274c4eSKim Phillips  */
2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE	0x80000000
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_BASE	0x90000000
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_PHYS	CONFIG_SYS_PCI1_MMIO_BASE
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MMIO_SIZE	0x10000000	/* 256M */
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE		0xd0000000
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS		CONFIG_SYS_PCI1_IO_BASE
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE		0x04000000	/* 64M */
2531c274c4eSKim Phillips 
2541c274c4eSKim Phillips #ifdef CONFIG_PCI
255842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
2568f325cffSMichael Barkowski #define CONFIG_PCI_SKIP_HOST_BRIDGE
2571c274c4eSKim Phillips 
2581c274c4eSKim Phillips #undef CONFIG_EEPRO100
2591c274c4eSKim Phillips #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID	0x1957	/* Freescale */
2611c274c4eSKim Phillips 
2621c274c4eSKim Phillips #endif	/* CONFIG_PCI */
2631c274c4eSKim Phillips 
2641c274c4eSKim Phillips /*
2651c274c4eSKim Phillips  * QE UEC ethernet configuration
2661c274c4eSKim Phillips  */
2671c274c4eSKim Phillips #define CONFIG_UEC_ETH
26878b7a8efSKim Phillips #define CONFIG_ETHPRIME		"UEC0"
2691c274c4eSKim Phillips 
2701c274c4eSKim Phillips #define CONFIG_UEC_ETH1		/* ETH3 */
2711c274c4eSKim Phillips 
2721c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH1
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_UCC_NUM	2	/* UCC3 */
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_RX_CLK		QE_CLK9
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_TX_CLK		QE_CLK10
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC1_PHY_ADDR	4
278865ff856SAndy Fleming #define CONFIG_SYS_UEC1_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
279582c55a0SHeiko Schocher #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
2801c274c4eSKim Phillips #endif
2811c274c4eSKim Phillips 
2821c274c4eSKim Phillips #define CONFIG_UEC_ETH2		/* ETH4 */
2831c274c4eSKim Phillips 
2841c274c4eSKim Phillips #ifdef CONFIG_UEC_ETH2
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_UCC_NUM	1	/* UCC2 */
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_RX_CLK		QE_CLK16
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_TX_CLK		QE_CLK3
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_ETH_TYPE	FAST_ETH
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UEC2_PHY_ADDR	0
290865ff856SAndy Fleming #define CONFIG_SYS_UEC2_INTERFACE_TYPE	PHY_INTERFACE_MODE_MII
291582c55a0SHeiko Schocher #define CONFIG_SYS_UEC2_INTERFACE_SPEED	100
2921c274c4eSKim Phillips #endif
2931c274c4eSKim Phillips 
2941c274c4eSKim Phillips /*
2951c274c4eSKim Phillips  * Environment
2961c274c4eSKim Phillips  */
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
2984dde49d8SJoe Hershberger 	#define CONFIG_ENV_ADDR		\
2994dde49d8SJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
3000e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x20000
3010e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
3021c274c4eSKim Phillips #else
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
3040e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
3051c274c4eSKim Phillips #endif
3061c274c4eSKim Phillips 
3071c274c4eSKim Phillips #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
3091c274c4eSKim Phillips 
3101c274c4eSKim Phillips /*
3111c274c4eSKim Phillips  * BOOTP options
3121c274c4eSKim Phillips  */
3131c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTFILESIZE
3141c274c4eSKim Phillips #define CONFIG_BOOTP_BOOTPATH
3151c274c4eSKim Phillips #define CONFIG_BOOTP_GATEWAY
3161c274c4eSKim Phillips #define CONFIG_BOOTP_HOSTNAME
3171c274c4eSKim Phillips 
3181c274c4eSKim Phillips /*
3191c274c4eSKim Phillips  * Command line configuration.
3201c274c4eSKim Phillips  */
3211c274c4eSKim Phillips 
3221c274c4eSKim Phillips #undef CONFIG_WATCHDOG		/* watchdog disabled */
3231c274c4eSKim Phillips 
3241c274c4eSKim Phillips /*
3251c274c4eSKim Phillips  * Miscellaneous configurable options
3261c274c4eSKim Phillips  */
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory */
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
3291c274c4eSKim Phillips 
3301c274c4eSKim Phillips /*
3311c274c4eSKim Phillips  * For booting Linux, the board info and command line data
3329f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
3331c274c4eSKim Phillips  * the maximum mapped by the Linux kernel during initialization.
3341c274c4eSKim Phillips  */
3354dde49d8SJoe Hershberger 					/* Initial Memory map for Linux */
3364dde49d8SJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ		(256 << 20)
337*63865278SKevin Hao #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
3381c274c4eSKim Phillips 
3391c274c4eSKim Phillips /*
3401c274c4eSKim Phillips  * Core HID Setup
3411c274c4eSKim Phillips  */
3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
3431a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
3441a2e203bSKim Phillips 				 HID0_ENABLE_INSTRUCTION_CACHE)
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
3461c274c4eSKim Phillips 
3471c274c4eSKim Phillips /*
3481c274c4eSKim Phillips  * MMU Setup
3491c274c4eSKim Phillips  */
35031d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
3511c274c4eSKim Phillips 
3521c274c4eSKim Phillips /* DDR: cache cacheable */
3534dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
35472cd4087SJoe Hershberger 				| BATL_PP_RW \
3554dde49d8SJoe Hershberger 				| BATL_MEMCOHERENCE)
3564dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
3574dde49d8SJoe Hershberger 				| BATU_BL_256M \
3584dde49d8SJoe Hershberger 				| BATU_VS \
3594dde49d8SJoe Hershberger 				| BATU_VP)
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
3621c274c4eSKim Phillips 
3631c274c4eSKim Phillips /* IMMRBAR & PCI IO: cache-inhibit and guarded */
3644dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR \
36572cd4087SJoe Hershberger 				| BATL_PP_RW \
3664dde49d8SJoe Hershberger 				| BATL_CACHEINHIBIT \
3674dde49d8SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
3684dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR \
3694dde49d8SJoe Hershberger 				| BATU_BL_4M \
3704dde49d8SJoe Hershberger 				| BATU_VS \
3714dde49d8SJoe Hershberger 				| BATU_VP)
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
3741c274c4eSKim Phillips 
3751c274c4eSKim Phillips /* FLASH: icache cacheable, but dcache-inhibit and guarded */
3764dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_FLASH_BASE \
37772cd4087SJoe Hershberger 				| BATL_PP_RW \
3784dde49d8SJoe Hershberger 				| BATL_MEMCOHERENCE)
3794dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_FLASH_BASE \
3804dde49d8SJoe Hershberger 				| BATU_BL_32M \
3814dde49d8SJoe Hershberger 				| BATU_VS \
3824dde49d8SJoe Hershberger 				| BATU_VP)
3834dde49d8SJoe Hershberger #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_FLASH_BASE \
38472cd4087SJoe Hershberger 				| BATL_PP_RW \
3854dde49d8SJoe Hershberger 				| BATL_CACHEINHIBIT \
3864dde49d8SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
3881c274c4eSKim Phillips 
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(0)
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	(0)
3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
3926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
3931c274c4eSKim Phillips 
3941c274c4eSKim Phillips /* Stack in dcache: cacheable, no memory coherence */
39572cd4087SJoe Hershberger #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
3964dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_INIT_RAM_ADDR \
3974dde49d8SJoe Hershberger 				| BATU_BL_128K \
3984dde49d8SJoe Hershberger 				| BATU_VS \
3994dde49d8SJoe Hershberger 				| BATU_VP)
4006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
4021c274c4eSKim Phillips 
4031c274c4eSKim Phillips #ifdef CONFIG_PCI
4041c274c4eSKim Phillips /* PCI MEM space: cacheable */
4054dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_PCI1_MEM_PHYS \
40672cd4087SJoe Hershberger 				| BATL_PP_RW \
4074dde49d8SJoe Hershberger 				| BATL_MEMCOHERENCE)
4084dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_PCI1_MEM_PHYS \
4094dde49d8SJoe Hershberger 				| BATU_BL_256M \
4104dde49d8SJoe Hershberger 				| BATU_VS \
4114dde49d8SJoe Hershberger 				| BATU_VP)
4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
4141c274c4eSKim Phillips /* PCI MMIO space: cache-inhibit and guarded */
4154dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI1_MMIO_PHYS \
41672cd4087SJoe Hershberger 				| BATL_PP_RW \
4174dde49d8SJoe Hershberger 				| BATL_CACHEINHIBIT \
4184dde49d8SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
4194dde49d8SJoe Hershberger #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI1_MMIO_PHYS \
4204dde49d8SJoe Hershberger 				| BATU_BL_256M \
4214dde49d8SJoe Hershberger 				| BATU_VS \
4224dde49d8SJoe Hershberger 				| BATU_VP)
4236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
4246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
4251c274c4eSKim Phillips #else
4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	(0)
4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	(0)
4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(0)
4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(0)
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
4341c274c4eSKim Phillips #endif
4351c274c4eSKim Phillips 
4361c274c4eSKim Phillips /* Nothing in BAT7 */
4376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(0)
4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(0)
4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
4411c274c4eSKim Phillips 
4421c274c4eSKim Phillips #if (CONFIG_CMD_KGDB)
4431c274c4eSKim Phillips #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
4441c274c4eSKim Phillips #endif
4451c274c4eSKim Phillips 
4461c274c4eSKim Phillips /*
4471c274c4eSKim Phillips  * Environment Configuration
4481c274c4eSKim Phillips  */
4491c274c4eSKim Phillips #define CONFIG_ENV_OVERWRITE
4501c274c4eSKim Phillips 
451977b5758SKim Phillips #define CONFIG_HAS_ETH0		/* add support for "ethaddr" */
4521c274c4eSKim Phillips #define CONFIG_HAS_ETH1		/* add support for "eth1addr" */
4531c274c4eSKim Phillips 
4544dde49d8SJoe Hershberger /* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
4554dde49d8SJoe Hershberger  * (see CONFIG_SYS_I2C_EEPROM) */
4564dde49d8SJoe Hershberger 					/* MAC address offset in I2C EEPROM */
4574dde49d8SJoe Hershberger #define CONFIG_SYS_I2C_MAC_OFFSET	0x7f00
4585b2793a3SMichael Barkowski 
4594dde49d8SJoe Hershberger #define CONFIG_NETDEV		"eth1"
4601c274c4eSKim Phillips 
4611c274c4eSKim Phillips #define CONFIG_HOSTNAME		mpc8323erdb
4628b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/nfsroot"
463b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
4644dde49d8SJoe Hershberger 				/* U-Boot image on TFTP server */
4654dde49d8SJoe Hershberger #define CONFIG_UBOOTPATH	"u-boot.bin"
4664dde49d8SJoe Hershberger #define CONFIG_FDTFILE		"mpc832x_rdb.dtb"
4674dde49d8SJoe Hershberger #define CONFIG_RAMDISKFILE	"rootfs.ext2.gz.uboot"
4681c274c4eSKim Phillips 
4694dde49d8SJoe Hershberger 				/* default location for tftp and bootm */
4704dde49d8SJoe Hershberger #define CONFIG_LOADADDR		800000
4711c274c4eSKim Phillips 
4721c274c4eSKim Phillips #define CONFIG_EXTRA_ENV_SETTINGS \
4734dde49d8SJoe Hershberger 	"netdev=" CONFIG_NETDEV "\0"					\
4744dde49d8SJoe Hershberger 	"uboot=" CONFIG_UBOOTPATH "\0"					\
4751c274c4eSKim Phillips 	"tftpflash=tftp $loadaddr $uboot;"				\
4765368c55dSMarek Vasut 		"protect off " __stringify(CONFIG_SYS_TEXT_BASE)	\
4775368c55dSMarek Vasut 			" +$filesize; "	\
4785368c55dSMarek Vasut 		"erase " __stringify(CONFIG_SYS_TEXT_BASE)		\
4795368c55dSMarek Vasut 			" +$filesize; "	\
4805368c55dSMarek Vasut 		"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
4815368c55dSMarek Vasut 			" $filesize; "	\
4825368c55dSMarek Vasut 		"protect on " __stringify(CONFIG_SYS_TEXT_BASE)		\
4835368c55dSMarek Vasut 			" +$filesize; "	\
4845368c55dSMarek Vasut 		"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE)	\
4855368c55dSMarek Vasut 			" $filesize\0"	\
48679f516bcSKim Phillips 	"fdtaddr=780000\0"						\
4874dde49d8SJoe Hershberger 	"fdtfile=" CONFIG_FDTFILE "\0"					\
4881c274c4eSKim Phillips 	"ramdiskaddr=1000000\0"						\
4894dde49d8SJoe Hershberger 	"ramdiskfile=" CONFIG_RAMDISKFILE "\0"				\
4901c274c4eSKim Phillips 	"console=ttyS0\0"						\
4911c274c4eSKim Phillips 	"setbootargs=setenv bootargs "					\
4921c274c4eSKim Phillips 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
4931c274c4eSKim Phillips 	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	\
4944dde49d8SJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
4954dde49d8SJoe Hershberger 								"$netdev:off "\
4961c274c4eSKim Phillips 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"
4971c274c4eSKim Phillips 
4981c274c4eSKim Phillips #define CONFIG_NFSBOOTCOMMAND						\
4991c274c4eSKim Phillips 	"setenv rootdev /dev/nfs;"					\
5001c274c4eSKim Phillips 	"run setbootargs;"						\
5011c274c4eSKim Phillips 	"run setipargs;"						\
5021c274c4eSKim Phillips 	"tftp $loadaddr $bootfile;"					\
5031c274c4eSKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
5041c274c4eSKim Phillips 	"bootm $loadaddr - $fdtaddr"
5051c274c4eSKim Phillips 
5061c274c4eSKim Phillips #define CONFIG_RAMBOOTCOMMAND						\
5071c274c4eSKim Phillips 	"setenv rootdev /dev/ram;"					\
5081c274c4eSKim Phillips 	"run setbootargs;"						\
5091c274c4eSKim Phillips 	"tftp $ramdiskaddr $ramdiskfile;"				\
5101c274c4eSKim Phillips 	"tftp $loadaddr $bootfile;"					\
5111c274c4eSKim Phillips 	"tftp $fdtaddr $fdtfile;"					\
5121c274c4eSKim Phillips 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
5131c274c4eSKim Phillips 
5141c274c4eSKim Phillips #endif	/* __CONFIG_H */
515