18bd522ceSDave Liu /* 2e8d3ca8bSScott Wood * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. 38bd522ceSDave Liu * 48bd522ceSDave Liu * Dave Liu <daveliu@freescale.com> 58bd522ceSDave Liu * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 78bd522ceSDave Liu */ 88bd522ceSDave Liu 98bd522ceSDave Liu #ifndef __CONFIG_H 108bd522ceSDave Liu #define __CONFIG_H 118bd522ceSDave Liu 12*fdfaa29eSKim Phillips #define CONFIG_SYS_GENERIC_BOARD 13*fdfaa29eSKim Phillips #define CONFIG_DISPLAY_BOARDINFO 14*fdfaa29eSKim Phillips 15f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 16f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 17f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 18f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 19f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 20f1c574d4SScott Wood 212ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 222ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 232e95004dSAnton Vorontsov #endif 242e95004dSAnton Vorontsov 25f1c574d4SScott Wood #ifndef CONFIG_SYS_MONITOR_BASE 26f1c574d4SScott Wood #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 27f1c574d4SScott Wood #endif 28f1c574d4SScott Wood 298bd522ceSDave Liu /* 308bd522ceSDave Liu * High Level Configuration Options 318bd522ceSDave Liu */ 328bd522ceSDave Liu #define CONFIG_E300 1 /* E300 family */ 332c7920afSPeter Tyser #define CONFIG_MPC831x 1 /* MPC831x CPU family */ 348bd522ceSDave Liu #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */ 358bd522ceSDave Liu #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */ 368bd522ceSDave Liu 378bd522ceSDave Liu /* 388bd522ceSDave Liu * System Clock Setup 398bd522ceSDave Liu */ 408bd522ceSDave Liu #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 418bd522ceSDave Liu #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 428bd522ceSDave Liu 438bd522ceSDave Liu /* 448bd522ceSDave Liu * Hardware Reset Configuration Word 458bd522ceSDave Liu * if CLKIN is 66.66MHz, then 468bd522ceSDave Liu * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz 478bd522ceSDave Liu */ 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 498bd522ceSDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 508bd522ceSDave Liu HRCWL_DDR_TO_SCB_CLK_2X1 |\ 518bd522ceSDave Liu HRCWL_SVCOD_DIV_2 |\ 528bd522ceSDave Liu HRCWL_CSB_TO_CLKIN_2X1 |\ 538bd522ceSDave Liu HRCWL_CORE_TO_CSB_3X1) 542e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH_BASE (\ 558bd522ceSDave Liu HRCWH_PCI_HOST |\ 568bd522ceSDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 578bd522ceSDave Liu HRCWH_CORE_ENABLE |\ 588bd522ceSDave Liu HRCWH_BOOTSEQ_DISABLE |\ 598bd522ceSDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 608bd522ceSDave Liu HRCWH_TSEC1M_IN_RGMII |\ 618bd522ceSDave Liu HRCWH_TSEC2M_IN_RGMII |\ 628bd522ceSDave Liu HRCWH_BIG_ENDIAN |\ 638bd522ceSDave Liu HRCWH_LALE_NORMAL) 648bd522ceSDave Liu 652e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL 662e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 672e95004dSAnton Vorontsov HRCWH_FROM_0XFFF00100 |\ 682e95004dSAnton Vorontsov HRCWH_ROM_LOC_NAND_SP_8BIT |\ 692e95004dSAnton Vorontsov HRCWH_RL_EXT_NAND) 702e95004dSAnton Vorontsov #else 712e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 722e95004dSAnton Vorontsov HRCWH_FROM_0X00000100 |\ 732e95004dSAnton Vorontsov HRCWH_ROM_LOC_LOCAL_16BIT |\ 742e95004dSAnton Vorontsov HRCWH_RL_EXT_LEGACY) 752e95004dSAnton Vorontsov #endif 762e95004dSAnton Vorontsov 778bd522ceSDave Liu /* 788bd522ceSDave Liu * System IO Config 798bd522ceSDave Liu */ 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */ 828bd522ceSDave Liu 838bd522ceSDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 84b8b71ffbSAnton Vorontsov #define CONFIG_HWCONFIG 858bd522ceSDave Liu 868bd522ceSDave Liu /* 878bd522ceSDave Liu * IMMR new address 888bd522ceSDave Liu */ 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 908bd522ceSDave Liu 918bd522ceSDave Liu /* 928bd522ceSDave Liu * Arbiter Setup 938bd522ceSDave Liu */ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 978bd522ceSDave Liu 988bd522ceSDave Liu /* 998bd522ceSDave Liu * DDR Setup 1008bd522ceSDave Liu */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ 1068bd522ceSDave Liu | DDRCDR_PZ_LOZ \ 1078bd522ceSDave Liu | DDRCDR_NZ_LOZ \ 1088bd522ceSDave Liu | DDRCDR_ODT \ 1098bd522ceSDave Liu | DDRCDR_Q_DRN) 1108bd522ceSDave Liu /* 0x7b880001 */ 1118bd522ceSDave Liu /* 1128bd522ceSDave Liu * Manually set up DDR parameters 1138bd522ceSDave Liu * consist of two chips HY5PS12621BFP-C4 from HYNIX 1148bd522ceSDave Liu */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1182fef4020SJoe Hershberger | CSCONFIG_ODT_RD_NEVER \ 1192fef4020SJoe Hershberger | CSCONFIG_ODT_WR_ONLY_CURRENT \ 1206f681b73SJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 1216f681b73SJoe Hershberger | CSCONFIG_COL_BIT_10) 1228bd522ceSDave Liu /* 0x80010102 */ 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 1258bd522ceSDave Liu | (0 << TIMING_CFG0_WRT_SHIFT) \ 1268bd522ceSDave Liu | (0 << TIMING_CFG0_RRT_SHIFT) \ 1278bd522ceSDave Liu | (0 << TIMING_CFG0_WWT_SHIFT) \ 1288bd522ceSDave Liu | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 1298bd522ceSDave Liu | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 1308bd522ceSDave Liu | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 1318bd522ceSDave Liu | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 1328bd522ceSDave Liu /* 0x00220802 */ 1332f2a5c37SHoward Gregory #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ 1342f2a5c37SHoward Gregory | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 1352f2a5c37SHoward Gregory | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ 1368bd522ceSDave Liu | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 1378bd522ceSDave Liu | (6 << TIMING_CFG1_REFREC_SHIFT) \ 1388bd522ceSDave Liu | (2 << TIMING_CFG1_WRREC_SHIFT) \ 1398bd522ceSDave Liu | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 1408bd522ceSDave Liu | (2 << TIMING_CFG1_WRTORD_SHIFT)) 1412f2a5c37SHoward Gregory /* 0x27256222 */ 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 1438bd522ceSDave Liu | (4 << TIMING_CFG2_CPO_SHIFT) \ 1448bd522ceSDave Liu | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 1458bd522ceSDave Liu | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 1468bd522ceSDave Liu | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 1478bd522ceSDave Liu | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 1482f2a5c37SHoward Gregory | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1492f2a5c37SHoward Gregory /* 0x121048c5 */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \ 1518bd522ceSDave Liu | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 1528bd522ceSDave Liu /* 0x03600100 */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 1548bd522ceSDave Liu | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 1552fef4020SJoe Hershberger | SDRAM_CFG_DBW_32) 1568bd522ceSDave Liu /* 0x43080000 */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 1598bd522ceSDave Liu | (0x0232 << SDRAM_MODE_SD_SHIFT)) 1608bd522ceSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 1628bd522ceSDave Liu 1638bd522ceSDave Liu /* 1648bd522ceSDave Liu * Memory test 1658bd522ceSDave Liu */ 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 1698bd522ceSDave Liu 1708bd522ceSDave Liu /* 1718bd522ceSDave Liu * The reserved memory 1728bd522ceSDave Liu */ 1731ac5744eSDave Liu #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 1758bd522ceSDave Liu 1768bd522ceSDave Liu /* 1778bd522ceSDave Liu * Initial RAM Base Address Setup 1788bd522ceSDave Liu */ 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 181553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 1826f681b73SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 1836f681b73SJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1848bd522ceSDave Liu 1858bd522ceSDave Liu /* 1868bd522ceSDave Liu * Local Bus Configuration & Clock Setup 1878bd522ceSDave Liu */ 188c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 189c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00040000 1910914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 1928bd522ceSDave Liu 1938bd522ceSDave Liu /* 1948bd522ceSDave Liu * FLASH on the Local Bus 1958bd522ceSDave Liu */ 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 19700b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 1998bd522ceSDave Liu 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */ 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 2038bd522ceSDave Liu 2046f681b73SJoe Hershberger /* Window base at flash base */ 2056f681b73SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2067d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB) 2078bd522ceSDave Liu 2082e95004dSAnton Vorontsov #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \ 2097d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 2107d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 2118bd522ceSDave Liu | BR_V) /* valid */ 2127d6a0982SJoe Hershberger #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 2138bd522ceSDave Liu | OR_UPM_XAM \ 2148bd522ceSDave Liu | OR_GPCM_CSNT \ 215f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 2168bd522ceSDave Liu | OR_GPCM_XACS \ 2178bd522ceSDave Liu | OR_GPCM_SCY_15 \ 2187d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2197d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2208bd522ceSDave Liu | OR_GPCM_EAD) 2218bd522ceSDave Liu 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2236f681b73SJoe Hershberger /* 127 64KB sectors and 8 8KB top sectors per device */ 2246f681b73SJoe Hershberger #define CONFIG_SYS_MAX_FLASH_SECT 135 2258bd522ceSDave Liu 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2298bd522ceSDave Liu 2308bd522ceSDave Liu /* 2318bd522ceSDave Liu * NAND Flash on the Local Bus 2328bd522ceSDave Liu */ 2332e95004dSAnton Vorontsov 2342e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL 2352e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFFF00000 2362e95004dSAnton Vorontsov #else 2372e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xE0600000 2382e95004dSAnton Vorontsov #endif 2392e95004dSAnton Vorontsov 240e8d3ca8bSScott Wood #define CONFIG_MTD_DEVICE 241e8d3ca8bSScott Wood #define CONFIG_MTD_PARTITION 242e8d3ca8bSScott Wood #define CONFIG_CMD_MTDPARTS 243e8d3ca8bSScott Wood #define MTDIDS_DEFAULT "nand0=e0600000.flash" 244e8d3ca8bSScott Wood #define MTDPARTS_DEFAULT \ 245e8d3ca8bSScott Wood "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)" 246e8d3ca8bSScott Wood 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 2481ac5744eSDave Liu #define CONFIG_MTD_NAND_VERIFY_WRITE 1 2491ac5744eSDave Liu #define CONFIG_CMD_NAND 1 2501ac5744eSDave Liu #define CONFIG_NAND_FSL_ELBC 1 2512e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE 16384 2527d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */ 2538bd522ceSDave Liu 2542e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 2552e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 2562e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 2572e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 2582e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 2592e95004dSAnton Vorontsov 2602e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \ 2617d6a0982SJoe Hershberger | BR_DECC_CHK_GEN /* Use HW ECC */ \ 2626f681b73SJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 2638bd522ceSDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 2648bd522ceSDave Liu | BR_V) /* valid */ 2657d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_OR_PRELIM \ 2667d6a0982SJoe Hershberger (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \ 2678bd522ceSDave Liu | OR_FCM_CSCT \ 2688bd522ceSDave Liu | OR_FCM_CST \ 2698bd522ceSDave Liu | OR_FCM_CHT \ 2708bd522ceSDave Liu | OR_FCM_SCY_1 \ 2718bd522ceSDave Liu | OR_FCM_TRLX \ 2728bd522ceSDave Liu | OR_FCM_EHTR) 2738bd522ceSDave Liu /* 0xFFFF8396 */ 2748bd522ceSDave Liu 2752e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM 2762e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM 2772e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM 2782e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM 2792e95004dSAnton Vorontsov 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 2817d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 2828bd522ceSDave Liu 2832e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM 2842e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM 2852e95004dSAnton Vorontsov 2862e95004dSAnton Vorontsov #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \ 2872e95004dSAnton Vorontsov !defined(CONFIG_NAND_SPL) 2882e95004dSAnton Vorontsov #define CONFIG_SYS_RAMBOOT 2892e95004dSAnton Vorontsov #else 2902e95004dSAnton Vorontsov #undef CONFIG_SYS_RAMBOOT 2912e95004dSAnton Vorontsov #endif 2922e95004dSAnton Vorontsov 2938bd522ceSDave Liu /* 2948bd522ceSDave Liu * Serial Port 2958bd522ceSDave Liu */ 2968bd522ceSDave Liu #define CONFIG_CONS_INDEX 1 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3002e95004dSAnton Vorontsov #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2) 3018bd522ceSDave Liu 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 3038bd522ceSDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 3048bd522ceSDave Liu 3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 3078bd522ceSDave Liu 3088bd522ceSDave Liu /* Use the HUSH parser */ 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3108bd522ceSDave Liu 3118bd522ceSDave Liu /* Pass open firmware flat tree */ 3128bd522ceSDave Liu #define CONFIG_OF_LIBFDT 1 3138bd522ceSDave Liu #define CONFIG_OF_BOARD_SETUP 1 3148bd522ceSDave Liu #define CONFIG_OF_STDOUT_VIA_ALIAS 1 3158bd522ceSDave Liu 3168bd522ceSDave Liu /* I2C */ 31700f792e0SHeiko Schocher #define CONFIG_SYS_I2C 31800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 31900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 32000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 32100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 32200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 3238bd522ceSDave Liu 3248bd522ceSDave Liu /* 3258bd522ceSDave Liu * Board info - revision and where boot from 3268bd522ceSDave Liu */ 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39 3288bd522ceSDave Liu 3298bd522ceSDave Liu /* 3308bd522ceSDave Liu * Config on-board RTC 3318bd522ceSDave Liu */ 3328bd522ceSDave Liu #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 3348bd522ceSDave Liu 3358bd522ceSDave Liu /* 3368bd522ceSDave Liu * General PCI 3378bd522ceSDave Liu * Addresses are mapped 1-1. 3388bd522ceSDave Liu */ 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 3488bd522ceSDave Liu 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 3528bd522ceSDave Liu 3538f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3548f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 3558f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 3568f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3578f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 3588f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 3598f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3608f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 3618f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3628f11e34bSAnton Vorontsov 3638f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3648f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000 3658f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000 3668f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3678f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000 3688f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000 3698f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3708f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000 3718f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3728f11e34bSAnton Vorontsov 3738bd522ceSDave Liu #define CONFIG_PCI 374842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 375be9b56dfSKim Phillips #define CONFIG_PCIE 3768bd522ceSDave Liu 3778bd522ceSDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3788bd522ceSDave Liu 3798bd522ceSDave Liu #define CONFIG_EEPRO100 3808bd522ceSDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 3828bd522ceSDave Liu 38325f5f0d4SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 3846823e9b0SVivek Mahajan #define CONFIG_SYS_SCCR_USBDRCM 3 3856823e9b0SVivek Mahajan 3866823e9b0SVivek Mahajan #define CONFIG_CMD_USB 3876823e9b0SVivek Mahajan #define CONFIG_USB_STORAGE 3886823e9b0SVivek Mahajan #define CONFIG_USB_EHCI 3896823e9b0SVivek Mahajan #define CONFIG_USB_EHCI_FSL 3906823e9b0SVivek Mahajan #define CONFIG_USB_PHY_TYPE "utmi" 3916823e9b0SVivek Mahajan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 39225f5f0d4SAnton Vorontsov 3938bd522ceSDave Liu /* 3948bd522ceSDave Liu * TSEC 3958bd522ceSDave Liu */ 3968bd522ceSDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 3976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 4006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 4018bd522ceSDave Liu 4028bd522ceSDave Liu /* 4038bd522ceSDave Liu * TSEC ethernet configuration 4048bd522ceSDave Liu */ 4058bd522ceSDave Liu #define CONFIG_MII 1 /* MII PHY management */ 4068bd522ceSDave Liu #define CONFIG_TSEC1 1 4078bd522ceSDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 4088bd522ceSDave Liu #define CONFIG_TSEC2 1 4098bd522ceSDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 4108bd522ceSDave Liu #define TSEC1_PHY_ADDR 0 4118bd522ceSDave Liu #define TSEC2_PHY_ADDR 1 4128bd522ceSDave Liu #define TSEC1_PHYIDX 0 4138bd522ceSDave Liu #define TSEC2_PHYIDX 0 4148bd522ceSDave Liu #define TSEC1_FLAGS TSEC_GIGABIT 4158bd522ceSDave Liu #define TSEC2_FLAGS TSEC_GIGABIT 4168bd522ceSDave Liu 4178bd522ceSDave Liu /* Options are: eTSEC[0-1] */ 4188bd522ceSDave Liu #define CONFIG_ETHPRIME "eTSEC1" 4198bd522ceSDave Liu 4208bd522ceSDave Liu /* 421730e7929SKim Phillips * SATA 422730e7929SKim Phillips */ 423730e7929SKim Phillips #define CONFIG_LIBATA 424730e7929SKim Phillips #define CONFIG_FSL_SATA 425730e7929SKim Phillips 4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 427730e7929SKim Phillips #define CONFIG_SATA1 4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 431730e7929SKim Phillips #define CONFIG_SATA2 4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 435730e7929SKim Phillips 436730e7929SKim Phillips #ifdef CONFIG_FSL_SATA 437730e7929SKim Phillips #define CONFIG_LBA48 438730e7929SKim Phillips #define CONFIG_CMD_SATA 439730e7929SKim Phillips #define CONFIG_DOS_PARTITION 440730e7929SKim Phillips #define CONFIG_CMD_EXT2 441730e7929SKim Phillips #endif 442730e7929SKim Phillips 443730e7929SKim Phillips /* 4448bd522ceSDave Liu * Environment 4458bd522ceSDave Liu */ 446d0fb0fceSMasahiro Yamada #if !defined(CONFIG_SYS_RAMBOOT) 4475a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4486f681b73SJoe Hershberger #define CONFIG_ENV_ADDR \ 4496f681b73SJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4500e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 4510e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4528bd522ceSDave Liu #else 4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 45493f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4560e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4578bd522ceSDave Liu #endif 4588bd522ceSDave Liu 4598bd522ceSDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4618bd522ceSDave Liu 4628bd522ceSDave Liu /* 4638bd522ceSDave Liu * BOOTP options 4648bd522ceSDave Liu */ 4658bd522ceSDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 4668bd522ceSDave Liu #define CONFIG_BOOTP_BOOTPATH 4678bd522ceSDave Liu #define CONFIG_BOOTP_GATEWAY 4688bd522ceSDave Liu #define CONFIG_BOOTP_HOSTNAME 4698bd522ceSDave Liu 4708bd522ceSDave Liu /* 4718bd522ceSDave Liu * Command line configuration. 4728bd522ceSDave Liu */ 4738bd522ceSDave Liu #include <config_cmd_default.h> 4748bd522ceSDave Liu 4758bd522ceSDave Liu #define CONFIG_CMD_PING 4768bd522ceSDave Liu #define CONFIG_CMD_I2C 4778bd522ceSDave Liu #define CONFIG_CMD_MII 4788bd522ceSDave Liu #define CONFIG_CMD_DATE 4798bd522ceSDave Liu #define CONFIG_CMD_PCI 4808bd522ceSDave Liu 481d0fb0fceSMasahiro Yamada #if defined(CONFIG_SYS_RAMBOOT) 482bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 4838bd522ceSDave Liu #undef CONFIG_CMD_LOADS 4848bd522ceSDave Liu #endif 4858bd522ceSDave Liu 4868bd522ceSDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 487a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4888bd522ceSDave Liu 4898bd522ceSDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 4908bd522ceSDave Liu 4918bd522ceSDave Liu /* 4928bd522ceSDave Liu * Miscellaneous configurable options 4938bd522ceSDave Liu */ 4946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4968bd522ceSDave Liu 4978bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 4998bd522ceSDave Liu #else 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 5018bd522ceSDave Liu #endif 5028bd522ceSDave Liu 5036f681b73SJoe Hershberger /* Print Buffer Size */ 5046f681b73SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5066f681b73SJoe Hershberger /* Boot Argument Buffer Size */ 5076f681b73SJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 5088bd522ceSDave Liu 5098bd522ceSDave Liu /* 5108bd522ceSDave Liu * For booting Linux, the board info and command line data 5119f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 5128bd522ceSDave Liu * the maximum mapped by the Linux kernel during initialization. 5138bd522ceSDave Liu */ 5149f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 5158bd522ceSDave Liu 5168bd522ceSDave Liu /* 5178bd522ceSDave Liu * Core HID Setup 5188bd522ceSDave Liu */ 5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 5211a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE | \ 5228bd522ceSDave Liu HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 5248bd522ceSDave Liu 5258bd522ceSDave Liu /* 5268bd522ceSDave Liu * MMU Setup 5278bd522ceSDave Liu */ 52831d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 5298bd522ceSDave Liu 5308bd522ceSDave Liu /* DDR: cache cacheable */ 5316f681b73SJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 53272cd4087SJoe Hershberger | BATL_PP_RW \ 5336f681b73SJoe Hershberger | BATL_MEMCOHERENCE) 5346f681b73SJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 5356f681b73SJoe Hershberger | BATU_BL_128M \ 5366f681b73SJoe Hershberger | BATU_VS \ 5376f681b73SJoe Hershberger | BATU_VP) 5386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 5408bd522ceSDave Liu 5418bd522ceSDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 5426f681b73SJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \ 54372cd4087SJoe Hershberger | BATL_PP_RW \ 5446f681b73SJoe Hershberger | BATL_CACHEINHIBIT \ 5456f681b73SJoe Hershberger | BATL_GUARDEDSTORAGE) 5466f681b73SJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \ 5476f681b73SJoe Hershberger | BATU_BL_8M \ 5486f681b73SJoe Hershberger | BATU_VS \ 5496f681b73SJoe Hershberger | BATU_VP) 5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 5528bd522ceSDave Liu 5538bd522ceSDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 5546f681b73SJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \ 55572cd4087SJoe Hershberger | BATL_PP_RW \ 5566f681b73SJoe Hershberger | BATL_MEMCOHERENCE) 5576f681b73SJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \ 5586f681b73SJoe Hershberger | BATU_BL_32M \ 5596f681b73SJoe Hershberger | BATU_VS \ 5606f681b73SJoe Hershberger | BATU_VP) 5616f681b73SJoe Hershberger #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \ 56272cd4087SJoe Hershberger | BATL_PP_RW \ 5636f681b73SJoe Hershberger | BATL_CACHEINHIBIT \ 5646f681b73SJoe Hershberger | BATL_GUARDEDSTORAGE) 5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 5668bd522ceSDave Liu 5678bd522ceSDave Liu /* Stack in dcache: cacheable, no memory coherence */ 56872cd4087SJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 5696f681b73SJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \ 5706f681b73SJoe Hershberger | BATU_BL_128K \ 5716f681b73SJoe Hershberger | BATU_VS \ 5726f681b73SJoe Hershberger | BATU_VP) 5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 5758bd522ceSDave Liu 5768bd522ceSDave Liu /* PCI MEM space: cacheable */ 5776f681b73SJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \ 57872cd4087SJoe Hershberger | BATL_PP_RW \ 5796f681b73SJoe Hershberger | BATL_MEMCOHERENCE) 5806f681b73SJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \ 5816f681b73SJoe Hershberger | BATU_BL_256M \ 5826f681b73SJoe Hershberger | BATU_VS \ 5836f681b73SJoe Hershberger | BATU_VP) 5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 5868bd522ceSDave Liu 5878bd522ceSDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 5886f681b73SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \ 58972cd4087SJoe Hershberger | BATL_PP_RW \ 5906f681b73SJoe Hershberger | BATL_CACHEINHIBIT \ 5916f681b73SJoe Hershberger | BATL_GUARDEDSTORAGE) 5926f681b73SJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \ 5936f681b73SJoe Hershberger | BATU_BL_256M \ 5946f681b73SJoe Hershberger | BATU_VS \ 5956f681b73SJoe Hershberger | BATU_VP) 5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 5988bd522ceSDave Liu 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L 0 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U 0 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6038bd522ceSDave Liu 6046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0 6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0 6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 6088bd522ceSDave Liu 6098bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 6108bd522ceSDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 6118bd522ceSDave Liu #endif 6128bd522ceSDave Liu 6138bd522ceSDave Liu /* 6148bd522ceSDave Liu * Environment Configuration 6158bd522ceSDave Liu */ 6168bd522ceSDave Liu 6178bd522ceSDave Liu #define CONFIG_ENV_OVERWRITE 6188bd522ceSDave Liu 6198bd522ceSDave Liu #if defined(CONFIG_TSEC_ENET) 6208bd522ceSDave Liu #define CONFIG_HAS_ETH0 6218bd522ceSDave Liu #define CONFIG_HAS_ETH1 6228bd522ceSDave Liu #endif 6238bd522ceSDave Liu 6248bd522ceSDave Liu #define CONFIG_BAUDRATE 115200 6258bd522ceSDave Liu 62679f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 6278bd522ceSDave Liu 6288bd522ceSDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 6298bd522ceSDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 6308bd522ceSDave Liu 6318bd522ceSDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 6328bd522ceSDave Liu "netdev=eth0\0" \ 6338bd522ceSDave Liu "consoledev=ttyS0\0" \ 6348bd522ceSDave Liu "ramdiskaddr=1000000\0" \ 6358bd522ceSDave Liu "ramdiskfile=ramfs.83xx\0" \ 63679f516bcSKim Phillips "fdtaddr=780000\0" \ 6378bd522ceSDave Liu "fdtfile=mpc8315erdb.dtb\0" \ 6386823e9b0SVivek Mahajan "usb_phy_type=utmi\0" \ 6398bd522ceSDave Liu "" 6408bd522ceSDave Liu 6418bd522ceSDave Liu #define CONFIG_NFSBOOTCOMMAND \ 6428bd522ceSDave Liu "setenv bootargs root=/dev/nfs rw " \ 6438bd522ceSDave Liu "nfsroot=$serverip:$rootpath " \ 6446f681b73SJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 6456f681b73SJoe Hershberger "$netdev:off " \ 6468bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 6478bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 6488bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 6498bd522ceSDave Liu "bootm $loadaddr - $fdtaddr" 6508bd522ceSDave Liu 6518bd522ceSDave Liu #define CONFIG_RAMBOOTCOMMAND \ 6528bd522ceSDave Liu "setenv bootargs root=/dev/ram rw " \ 6538bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 6548bd522ceSDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 6558bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 6568bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 6578bd522ceSDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 6588bd522ceSDave Liu 6598bd522ceSDave Liu 6608bd522ceSDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 6618bd522ceSDave Liu 6628bd522ceSDave Liu #endif /* __CONFIG_H */ 663