xref: /rk3399_rockchip-uboot/include/configs/MPC8315ERDB.h (revision bdab39d358e63aa47f400a8a76b8d5f283842df3)
18bd522ceSDave Liu /*
28bd522ceSDave Liu  * Copyright (C) 2007 Freescale Semiconductor, Inc.
38bd522ceSDave Liu  *
48bd522ceSDave Liu  * Dave Liu <daveliu@freescale.com>
58bd522ceSDave Liu  *
68bd522ceSDave Liu  * See file CREDITS for list of people who contributed to this
78bd522ceSDave Liu  * project.
88bd522ceSDave Liu  *
98bd522ceSDave Liu  * This program is free software; you can redistribute it and/or
108bd522ceSDave Liu  * modify it under the terms of the GNU General Public License as
118bd522ceSDave Liu  * published by the Free Software Foundation; either version 2 of
128bd522ceSDave Liu  * the License, or (at your option) any later version.
138bd522ceSDave Liu  *
148bd522ceSDave Liu  * This program is distributed in the hope that it will be useful,
158bd522ceSDave Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
168bd522ceSDave Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
178bd522ceSDave Liu  * GNU General Public License for more details.
188bd522ceSDave Liu  *
198bd522ceSDave Liu  * You should have received a copy of the GNU General Public License
208bd522ceSDave Liu  * along with this program; if not, write to the Free Software
218bd522ceSDave Liu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
228bd522ceSDave Liu  * MA 02111-1307 USA
238bd522ceSDave Liu  */
248bd522ceSDave Liu 
258bd522ceSDave Liu #ifndef __CONFIG_H
268bd522ceSDave Liu #define __CONFIG_H
278bd522ceSDave Liu 
288bd522ceSDave Liu /*
298bd522ceSDave Liu  * High Level Configuration Options
308bd522ceSDave Liu  */
318bd522ceSDave Liu #define CONFIG_E300		1 /* E300 family */
328bd522ceSDave Liu #define CONFIG_MPC83XX		1 /* MPC83xx family */
338bd522ceSDave Liu #define CONFIG_MPC831X		1 /* MPC831x CPU family */
348bd522ceSDave Liu #define CONFIG_MPC8315		1 /* MPC8315 CPU specific */
358bd522ceSDave Liu #define CONFIG_MPC8315ERDB	1 /* MPC8315ERDB board specific */
368bd522ceSDave Liu 
378bd522ceSDave Liu /*
388bd522ceSDave Liu  * System Clock Setup
398bd522ceSDave Liu  */
408bd522ceSDave Liu #define CONFIG_83XX_CLKIN	66666667 /* in Hz */
418bd522ceSDave Liu #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
428bd522ceSDave Liu 
438bd522ceSDave Liu /*
448bd522ceSDave Liu  * Hardware Reset Configuration Word
458bd522ceSDave Liu  * if CLKIN is 66.66MHz, then
468bd522ceSDave Liu  * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
478bd522ceSDave Liu  */
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
498bd522ceSDave Liu 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
508bd522ceSDave Liu 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
518bd522ceSDave Liu 	HRCWL_SVCOD_DIV_2 |\
528bd522ceSDave Liu 	HRCWL_CSB_TO_CLKIN_2X1 |\
538bd522ceSDave Liu 	HRCWL_CORE_TO_CSB_3X1)
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
558bd522ceSDave Liu 	HRCWH_PCI_HOST |\
568bd522ceSDave Liu 	HRCWH_PCI1_ARBITER_ENABLE |\
578bd522ceSDave Liu 	HRCWH_CORE_ENABLE |\
588bd522ceSDave Liu 	HRCWH_FROM_0X00000100 |\
598bd522ceSDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
608bd522ceSDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
618bd522ceSDave Liu 	HRCWH_ROM_LOC_LOCAL_16BIT |\
628bd522ceSDave Liu 	HRCWH_RL_EXT_LEGACY |\
638bd522ceSDave Liu 	HRCWH_TSEC1M_IN_RGMII |\
648bd522ceSDave Liu 	HRCWH_TSEC2M_IN_RGMII |\
658bd522ceSDave Liu 	HRCWH_BIG_ENDIAN |\
668bd522ceSDave Liu 	HRCWH_LALE_NORMAL)
678bd522ceSDave Liu 
688bd522ceSDave Liu /*
698bd522ceSDave Liu  * System IO Config
708bd522ceSDave Liu  */
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH		0x00000000
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000 /* 3.3V, no delay */
738bd522ceSDave Liu 
748bd522ceSDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
758bd522ceSDave Liu 
768bd522ceSDave Liu /*
778bd522ceSDave Liu  * IMMR new address
788bd522ceSDave Liu  */
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
808bd522ceSDave Liu 
818bd522ceSDave Liu /*
828bd522ceSDave Liu  * Arbiter Setup
838bd522ceSDave Liu  */
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3 /* Arbiter pipeline depth is 4 */
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT		3 /* Arbiter repeat count is 4 */
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP		3 /* eTSEC emergency priority is highest */
878bd522ceSDave Liu 
888bd522ceSDave Liu /*
898bd522ceSDave Liu  * DDR Setup
908bd522ceSDave Liu  */
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE	( DDRCDR_EN \
968bd522ceSDave Liu 				| DDRCDR_PZ_LOZ \
978bd522ceSDave Liu 				| DDRCDR_NZ_LOZ \
988bd522ceSDave Liu 				| DDRCDR_ODT \
998bd522ceSDave Liu 				| DDRCDR_Q_DRN )
1008bd522ceSDave Liu 				/* 0x7b880001 */
1018bd522ceSDave Liu /*
1028bd522ceSDave Liu  * Manually set up DDR parameters
1038bd522ceSDave Liu  * consist of two chips HY5PS12621BFP-C4 from HYNIX
1048bd522ceSDave Liu  */
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		128 /* MB */
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	( CSCONFIG_EN \
1088bd522ceSDave Liu 				| 0x00010000  /* ODT_WR to CSn */ \
1098bd522ceSDave Liu 				| CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 )
1108bd522ceSDave Liu 				/* 0x80010102 */
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
1138bd522ceSDave Liu 				| ( 0 << TIMING_CFG0_WRT_SHIFT ) \
1148bd522ceSDave Liu 				| ( 0 << TIMING_CFG0_RRT_SHIFT ) \
1158bd522ceSDave Liu 				| ( 0 << TIMING_CFG0_WWT_SHIFT ) \
1168bd522ceSDave Liu 				| ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
1178bd522ceSDave Liu 				| ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
1188bd522ceSDave Liu 				| ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
1198bd522ceSDave Liu 				| ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
1208bd522ceSDave Liu 				/* 0x00220802 */
1212f2a5c37SHoward Gregory #define CONFIG_SYS_DDR_TIMING_1	( ( 2 << TIMING_CFG1_PRETOACT_SHIFT ) \
1222f2a5c37SHoward Gregory 				| ( 7 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
1232f2a5c37SHoward Gregory 				| ( 2 << TIMING_CFG1_ACTTORW_SHIFT ) \
1248bd522ceSDave Liu 				| ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
1258bd522ceSDave Liu 				| ( 6 << TIMING_CFG1_REFREC_SHIFT ) \
1268bd522ceSDave Liu 				| ( 2 << TIMING_CFG1_WRREC_SHIFT ) \
1278bd522ceSDave Liu 				| ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
1288bd522ceSDave Liu 				| ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
1292f2a5c37SHoward Gregory 				/* 0x27256222 */
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
1318bd522ceSDave Liu 				| ( 4 << TIMING_CFG2_CPO_SHIFT ) \
1328bd522ceSDave Liu 				| ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
1338bd522ceSDave Liu 				| ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
1348bd522ceSDave Liu 				| ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
1358bd522ceSDave Liu 				| ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
1362f2a5c37SHoward Gregory 				| ( 5 << TIMING_CFG2_FOUR_ACT_SHIFT) )
1372f2a5c37SHoward Gregory 				/* 0x121048c5 */
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	( ( 0x0360 << SDRAM_INTERVAL_REFINT_SHIFT ) \
1398bd522ceSDave Liu 				| ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
1408bd522ceSDave Liu 				/* 0x03600100 */
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	( SDRAM_CFG_SREN \
1428bd522ceSDave Liu 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
1438bd522ceSDave Liu 				| SDRAM_CFG_32_BE )
1448bd522ceSDave Liu 				/* 0x43080000 */
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000 /* 1 posted refresh */
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \
1478bd522ceSDave Liu 				| ( 0x0232 << SDRAM_MODE_SD_SHIFT ) )
1488bd522ceSDave Liu 				/* ODT 150ohm CL=3, AL=1 on SDRAM */
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2		0x00000000
1508bd522ceSDave Liu 
1518bd522ceSDave Liu /*
1528bd522ceSDave Liu  * Memory test
1538bd522ceSDave Liu  */
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00040000 /* memtest region */
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00140000
1578bd522ceSDave Liu 
1588bd522ceSDave Liu /*
1598bd522ceSDave Liu  * The reserved memory
1608bd522ceSDave Liu  */
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE /* start of monitor */
1628bd522ceSDave Liu 
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
1658bd522ceSDave Liu #else
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT
1678bd522ceSDave Liu #endif
1688bd522ceSDave Liu 
1691ac5744eSDave Liu #define CONFIG_SYS_MONITOR_LEN		(384 * 1024) /* Reserve 384 kB for Mon */
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(512 * 1024) /* Reserved for malloc */
1718bd522ceSDave Liu 
1728bd522ceSDave Liu /*
1738bd522ceSDave Liu  * Initial RAM Base Address Setup
1748bd522ceSDave Liu  */
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x1000 /* End of used area in RAM */
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	0x100 /* num bytes initial data */
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
1808bd522ceSDave Liu 
1818bd522ceSDave Liu /*
1828bd522ceSDave Liu  * Local Bus Configuration & Clock Setup
1838bd522ceSDave Liu  */
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR		(LCRR_DBYP | LCRR_CLKDIV_2)
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00040000
1868bd522ceSDave Liu 
1878bd522ceSDave Liu /*
1888bd522ceSDave Liu  * FLASH on the Local Bus
1898bd522ceSDave Liu  */
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
19100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
1938bd522ceSDave Liu 
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xFE000000 /* FLASH base address */
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		8 /* FLASH size is 8M */
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1		/* Use h/w Flash protection. */
1978bd522ceSDave Liu 
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE /* Window base at flash base */
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000016 /* 8MB window size */
2008bd522ceSDave Liu 
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		( CONFIG_SYS_FLASH_BASE	/* Flash Base address */ \
2028bd522ceSDave Liu 				| (2 << BR_PS_SHIFT)	/* 16 bit port size */ \
2038bd522ceSDave Liu 				| BR_V )		/* valid */
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		( (~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
2058bd522ceSDave Liu 				| OR_UPM_XAM \
2068bd522ceSDave Liu 				| OR_GPCM_CSNT \
207f9023afbSAnton Vorontsov 				| OR_GPCM_ACS_DIV2 \
2088bd522ceSDave Liu 				| OR_GPCM_XACS \
2098bd522ceSDave Liu 				| OR_GPCM_SCY_15 \
2108bd522ceSDave Liu 				| OR_GPCM_TRLX \
2118bd522ceSDave Liu 				| OR_GPCM_EHTR \
2128bd522ceSDave Liu 				| OR_GPCM_EAD )
2138bd522ceSDave Liu 
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	135 /* 127 64KB sectors and 8 8KB top sectors per device */
2168bd522ceSDave Liu 
2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000 /* Flash Erase Timeout (ms) */
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500 /* Flash Write Timeout (ms) */
2208bd522ceSDave Liu 
2218bd522ceSDave Liu /*
2228bd522ceSDave Liu  * NAND Flash on the Local Bus
2238bd522ceSDave Liu  */
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE		0xE0600000	/* 0xE0600000 */
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE	1
2261ac5744eSDave Liu #define CONFIG_MTD_NAND_VERIFY_WRITE	1
2271ac5744eSDave Liu #define CONFIG_CMD_NAND			1
2281ac5744eSDave Liu #define CONFIG_NAND_FSL_ELBC		1
2298bd522ceSDave Liu 
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM	( CONFIG_SYS_NAND_BASE \
2318bd522ceSDave Liu 				| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
2328bd522ceSDave Liu 				| BR_PS_8		/* Port Size = 8 bit */ \
2338bd522ceSDave Liu 				| BR_MS_FCM		/* MSEL = FCM */ \
2348bd522ceSDave Liu 				| BR_V )		/* valid */
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM	( 0xFFFF8000		/* length 32K */ \
2368bd522ceSDave Liu 				| OR_FCM_CSCT \
2378bd522ceSDave Liu 				| OR_FCM_CST \
2388bd522ceSDave Liu 				| OR_FCM_CHT \
2398bd522ceSDave Liu 				| OR_FCM_SCY_1 \
2408bd522ceSDave Liu 				| OR_FCM_TRLX \
2418bd522ceSDave Liu 				| OR_FCM_EHTR )
2428bd522ceSDave Liu 				/* 0xFFFF8396 */
2438bd522ceSDave Liu 
2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM	0x8000000E	/* 32KB  */
2468bd522ceSDave Liu 
2478bd522ceSDave Liu /*
2488bd522ceSDave Liu  * Serial Port
2498bd522ceSDave Liu  */
2508bd522ceSDave Liu #define CONFIG_CONS_INDEX	1
2518bd522ceSDave Liu #undef CONFIG_SERIAL_SOFTWARE_FIFO
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
2568bd522ceSDave Liu 
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
2588bd522ceSDave Liu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
2598bd522ceSDave Liu 
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
2628bd522ceSDave Liu 
2638bd522ceSDave Liu /* Use the HUSH parser */
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
2678bd522ceSDave Liu #endif
2688bd522ceSDave Liu 
2698bd522ceSDave Liu /* Pass open firmware flat tree */
2708bd522ceSDave Liu #define CONFIG_OF_LIBFDT	1
2718bd522ceSDave Liu #define CONFIG_OF_BOARD_SETUP	1
2728bd522ceSDave Liu #define CONFIG_OF_STDOUT_VIA_ALIAS	1
2738bd522ceSDave Liu 
2748bd522ceSDave Liu /* I2C */
2758bd522ceSDave Liu #define CONFIG_HARD_I2C		/* I2C with hardware support */
2768bd522ceSDave Liu #define CONFIG_FSL_I2C
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		400000 /* I2C speed and slave address */
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES	{0x51} /* Don't probe these addrs */
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET		0x3100
2828bd522ceSDave Liu 
2838bd522ceSDave Liu /*
2848bd522ceSDave Liu  * Board info - revision and where boot from
2858bd522ceSDave Liu  */
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PCF8574A_ADDR	0x39
2878bd522ceSDave Liu 
2888bd522ceSDave Liu /*
2898bd522ceSDave Liu  * Config on-board RTC
2908bd522ceSDave Liu  */
2918bd522ceSDave Liu #define CONFIG_RTC_DS1337	/* ds1339 on board, use ds1337 rtc via i2c */
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68 /* at address 0x68 */
2938bd522ceSDave Liu 
2948bd522ceSDave Liu /*
2958bd522ceSDave Liu  * General PCI
2968bd522ceSDave Liu  * Addresses are mapped 1-1.
2978bd522ceSDave Liu  */
2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE	0x80000000
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS	CONFIG_SYS_PCI_MEM_BASE
3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE	0x10000000 /* 256M */
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE	0x90000000
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000 /* 256M */
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE		0x00000000
3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS		0xE0300000
3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE		0x100000 /* 1M */
3078bd522ceSDave Liu 
3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
3118bd522ceSDave Liu 
3128f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE		0xA0000000
3138f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE	0xA0000000
3148f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA0000000
3158f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
3168f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE	0xB0000000
3178f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE	0x01000000
3188f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
3198f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS	0xB1000000
3208f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
3218f11e34bSAnton Vorontsov 
3228f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE		0xC0000000
3238f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE	0xC0000000
3248f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS	0xC0000000
3258f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000
3268f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE	0xD0000000
3278f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE	0x01000000
3288f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000
3298f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS	0xD1000000
3308f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000
3318f11e34bSAnton Vorontsov 
3328bd522ceSDave Liu #define CONFIG_PCI
3338bd522ceSDave Liu #define CONFIG_83XX_GENERIC_PCI	1 /* Use generic PCI setup */
3348f11e34bSAnton Vorontsov #define CONFIG_83XX_GENERIC_PCIE	1
3358bd522ceSDave Liu 
3368bd522ceSDave Liu #define CONFIG_NET_MULTI
3378bd522ceSDave Liu #define CONFIG_PCI_PNP		/* do pci plug-and-play */
3388bd522ceSDave Liu 
3398bd522ceSDave Liu #define CONFIG_EEPRO100
3408bd522ceSDave Liu #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
3428bd522ceSDave Liu 
3438bd522ceSDave Liu #ifndef CONFIG_NET_MULTI
3448bd522ceSDave Liu #define CONFIG_NET_MULTI	1
3458bd522ceSDave Liu #endif
3468bd522ceSDave Liu 
34725f5f0d4SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB
34825f5f0d4SAnton Vorontsov 
3498bd522ceSDave Liu /*
3508bd522ceSDave Liu  * TSEC
3518bd522ceSDave Liu  */
3528bd522ceSDave Liu #define CONFIG_TSEC_ENET	/* TSEC ethernet support */
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET	0x24000
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1		(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET	0x25000
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2		(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
3578bd522ceSDave Liu 
3588bd522ceSDave Liu /*
3598bd522ceSDave Liu  * TSEC ethernet configuration
3608bd522ceSDave Liu  */
3618bd522ceSDave Liu #define CONFIG_MII		1 /* MII PHY management */
3628bd522ceSDave Liu #define CONFIG_TSEC1		1
3638bd522ceSDave Liu #define CONFIG_TSEC1_NAME	"eTSEC0"
3648bd522ceSDave Liu #define CONFIG_TSEC2		1
3658bd522ceSDave Liu #define CONFIG_TSEC2_NAME	"eTSEC1"
3668bd522ceSDave Liu #define TSEC1_PHY_ADDR		0
3678bd522ceSDave Liu #define TSEC2_PHY_ADDR		1
3688bd522ceSDave Liu #define TSEC1_PHYIDX		0
3698bd522ceSDave Liu #define TSEC2_PHYIDX		0
3708bd522ceSDave Liu #define TSEC1_FLAGS		TSEC_GIGABIT
3718bd522ceSDave Liu #define TSEC2_FLAGS		TSEC_GIGABIT
3728bd522ceSDave Liu 
3738bd522ceSDave Liu /* Options are: eTSEC[0-1] */
3748bd522ceSDave Liu #define CONFIG_ETHPRIME		"eTSEC1"
3758bd522ceSDave Liu 
3768bd522ceSDave Liu /*
377730e7929SKim Phillips  * SATA
378730e7929SKim Phillips  */
379730e7929SKim Phillips #define CONFIG_LIBATA
380730e7929SKim Phillips #define CONFIG_FSL_SATA
381730e7929SKim Phillips 
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE	2
383730e7929SKim Phillips #define CONFIG_SATA1
3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET	0x18000
3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1		(CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
387730e7929SKim Phillips #define CONFIG_SATA2
3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET	0x19000
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2		(CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
391730e7929SKim Phillips 
392730e7929SKim Phillips #ifdef CONFIG_FSL_SATA
393730e7929SKim Phillips #define CONFIG_LBA48
394730e7929SKim Phillips #define CONFIG_CMD_SATA
395730e7929SKim Phillips #define CONFIG_DOS_PARTITION
396730e7929SKim Phillips #define CONFIG_CMD_EXT2
397730e7929SKim Phillips #endif
398730e7929SKim Phillips 
399730e7929SKim Phillips /*
4008bd522ceSDave Liu  * Environment
4018bd522ceSDave Liu  */
4026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
4035a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
4050e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K(one sector) for env */
4060e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
4078bd522ceSDave Liu #else
4086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH		1	/* Flash is not usable now */
40993f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4110e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
4128bd522ceSDave Liu #endif
4138bd522ceSDave Liu 
4148bd522ceSDave Liu #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
4168bd522ceSDave Liu 
4178bd522ceSDave Liu /*
4188bd522ceSDave Liu  * BOOTP options
4198bd522ceSDave Liu  */
4208bd522ceSDave Liu #define CONFIG_BOOTP_BOOTFILESIZE
4218bd522ceSDave Liu #define CONFIG_BOOTP_BOOTPATH
4228bd522ceSDave Liu #define CONFIG_BOOTP_GATEWAY
4238bd522ceSDave Liu #define CONFIG_BOOTP_HOSTNAME
4248bd522ceSDave Liu 
4258bd522ceSDave Liu /*
4268bd522ceSDave Liu  * Command line configuration.
4278bd522ceSDave Liu  */
4288bd522ceSDave Liu #include <config_cmd_default.h>
4298bd522ceSDave Liu 
4308bd522ceSDave Liu #define CONFIG_CMD_PING
4318bd522ceSDave Liu #define CONFIG_CMD_I2C
4328bd522ceSDave Liu #define CONFIG_CMD_MII
4338bd522ceSDave Liu #define CONFIG_CMD_DATE
4348bd522ceSDave Liu #define CONFIG_CMD_PCI
4358bd522ceSDave Liu 
4366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
437*bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
4388bd522ceSDave Liu     #undef CONFIG_CMD_LOADS
4398bd522ceSDave Liu #endif
4408bd522ceSDave Liu 
4418bd522ceSDave Liu #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
4428bd522ceSDave Liu 
4438bd522ceSDave Liu #undef CONFIG_WATCHDOG		/* watchdog disabled */
4448bd522ceSDave Liu 
4458bd522ceSDave Liu /*
4468bd522ceSDave Liu  * Miscellaneous configurable options
4478bd522ceSDave Liu  */
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x2000000 /* default load address */
4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"=> "	/* Monitor Command Prompt */
4518bd522ceSDave Liu 
4528bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB)
4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size */
4548bd522ceSDave Liu #else
4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256 /* Console I/O Buffer Size */
4568bd522ceSDave Liu #endif
4578bd522ceSDave Liu 
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
4616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */
4628bd522ceSDave Liu 
4638bd522ceSDave Liu /*
4648bd522ceSDave Liu  * For booting Linux, the board info and command line data
4658bd522ceSDave Liu  * have to be in the first 8 MB of memory, since this is
4668bd522ceSDave Liu  * the maximum mapped by the Linux kernel during initialization.
4678bd522ceSDave Liu  */
4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(8 << 20) /* Initial Memory map for Linux */
4698bd522ceSDave Liu 
4708bd522ceSDave Liu /*
4718bd522ceSDave Liu  * Core HID Setup
4728bd522ceSDave Liu  */
4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT		0x000000000
4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL		(HID0_ENABLE_MACHINE_CHECK | \
4758bd522ceSDave Liu 				 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
4778bd522ceSDave Liu 
4788bd522ceSDave Liu /*
4798bd522ceSDave Liu  * MMU Setup
4808bd522ceSDave Liu  */
48131d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
4828bd522ceSDave Liu 
4838bd522ceSDave Liu /* DDR: cache cacheable */
4846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
4888bd522ceSDave Liu 
4898bd522ceSDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR | BATL_PP_10 | \
4918bd522ceSDave Liu 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP)
4936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
4946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
4958bd522ceSDave Liu 
4968bd522ceSDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */
4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS | BATU_VP)
4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
5008bd522ceSDave Liu 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
5028bd522ceSDave Liu 
5038bd522ceSDave Liu /* Stack in dcache: cacheable, no memory coherence */
5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
5088bd522ceSDave Liu 
5098bd522ceSDave Liu /* PCI MEM space: cacheable */
5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
5148bd522ceSDave Liu 
5158bd522ceSDave Liu /* PCI MMIO space: cache-inhibit and guarded */
5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \
5178bd522ceSDave Liu 			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
5186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
5196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
5218bd522ceSDave Liu 
5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	0
5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	0
5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
5268bd522ceSDave Liu 
5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	0
5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	0
5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
5318bd522ceSDave Liu 
5328bd522ceSDave Liu /*
5338bd522ceSDave Liu  * Internal Definitions
5348bd522ceSDave Liu  *
5358bd522ceSDave Liu  * Boot Flags
5368bd522ceSDave Liu  */
5378bd522ceSDave Liu #define BOOTFLAG_COLD	0x01 /* Normal Power-On: Boot from FLASH */
5388bd522ceSDave Liu #define BOOTFLAG_WARM	0x02 /* Software reboot */
5398bd522ceSDave Liu 
5408bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB)
5418bd522ceSDave Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
5428bd522ceSDave Liu #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
5438bd522ceSDave Liu #endif
5448bd522ceSDave Liu 
5458bd522ceSDave Liu /*
5468bd522ceSDave Liu  * Environment Configuration
5478bd522ceSDave Liu  */
5488bd522ceSDave Liu 
5498bd522ceSDave Liu #define CONFIG_ENV_OVERWRITE
5508bd522ceSDave Liu 
5518bd522ceSDave Liu #if defined(CONFIG_TSEC_ENET)
5528bd522ceSDave Liu #define CONFIG_HAS_ETH0
5538bd522ceSDave Liu #define CONFIG_ETHADDR		04:00:00:00:00:0A
5548bd522ceSDave Liu #define CONFIG_HAS_ETH1
5558bd522ceSDave Liu #define CONFIG_ETH1ADDR		04:00:00:00:00:0B
5568bd522ceSDave Liu #endif
5578bd522ceSDave Liu 
5588bd522ceSDave Liu #define CONFIG_BAUDRATE 115200
5598bd522ceSDave Liu 
560b2115757SKim Phillips #define CONFIG_LOADADDR 500000	/* default location for tftp and bootm */
5618bd522ceSDave Liu 
5628bd522ceSDave Liu #define CONFIG_BOOTDELAY 6	/* -1 disables auto-boot */
5638bd522ceSDave Liu #undef CONFIG_BOOTARGS		/* the boot command will set bootargs */
5648bd522ceSDave Liu 
5658bd522ceSDave Liu #define CONFIG_EXTRA_ENV_SETTINGS					\
5668bd522ceSDave Liu    "netdev=eth0\0"							\
5678bd522ceSDave Liu    "consoledev=ttyS0\0"							\
5688bd522ceSDave Liu    "ramdiskaddr=1000000\0"						\
5698bd522ceSDave Liu    "ramdiskfile=ramfs.83xx\0"						\
5708bd522ceSDave Liu    "fdtaddr=400000\0"							\
5718bd522ceSDave Liu    "fdtfile=mpc8315erdb.dtb\0"						\
5728bd522ceSDave Liu    ""
5738bd522ceSDave Liu 
5748bd522ceSDave Liu #define CONFIG_NFSBOOTCOMMAND						\
5758bd522ceSDave Liu    "setenv bootargs root=/dev/nfs rw "					\
5768bd522ceSDave Liu       "nfsroot=$serverip:$rootpath "					\
5778bd522ceSDave Liu       "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
5788bd522ceSDave Liu       "console=$consoledev,$baudrate $othbootargs;"			\
5798bd522ceSDave Liu    "tftp $loadaddr $bootfile;"						\
5808bd522ceSDave Liu    "tftp $fdtaddr $fdtfile;"						\
5818bd522ceSDave Liu    "bootm $loadaddr - $fdtaddr"
5828bd522ceSDave Liu 
5838bd522ceSDave Liu #define CONFIG_RAMBOOTCOMMAND						\
5848bd522ceSDave Liu    "setenv bootargs root=/dev/ram rw "					\
5858bd522ceSDave Liu       "console=$consoledev,$baudrate $othbootargs;"			\
5868bd522ceSDave Liu    "tftp $ramdiskaddr $ramdiskfile;"					\
5878bd522ceSDave Liu    "tftp $loadaddr $bootfile;"						\
5888bd522ceSDave Liu    "tftp $fdtaddr $fdtfile;"						\
5898bd522ceSDave Liu    "bootm $loadaddr $ramdiskaddr $fdtaddr"
5908bd522ceSDave Liu 
5918bd522ceSDave Liu 
5928bd522ceSDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
5938bd522ceSDave Liu 
5948bd522ceSDave Liu #endif	/* __CONFIG_H */
595