1*8bd522ceSDave Liu /* 2*8bd522ceSDave Liu * Copyright (C) 2007 Freescale Semiconductor, Inc. 3*8bd522ceSDave Liu * 4*8bd522ceSDave Liu * Dave Liu <daveliu@freescale.com> 5*8bd522ceSDave Liu * 6*8bd522ceSDave Liu * See file CREDITS for list of people who contributed to this 7*8bd522ceSDave Liu * project. 8*8bd522ceSDave Liu * 9*8bd522ceSDave Liu * This program is free software; you can redistribute it and/or 10*8bd522ceSDave Liu * modify it under the terms of the GNU General Public License as 11*8bd522ceSDave Liu * published by the Free Software Foundation; either version 2 of 12*8bd522ceSDave Liu * the License, or (at your option) any later version. 13*8bd522ceSDave Liu * 14*8bd522ceSDave Liu * This program is distributed in the hope that it will be useful, 15*8bd522ceSDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*8bd522ceSDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*8bd522ceSDave Liu * GNU General Public License for more details. 18*8bd522ceSDave Liu * 19*8bd522ceSDave Liu * You should have received a copy of the GNU General Public License 20*8bd522ceSDave Liu * along with this program; if not, write to the Free Software 21*8bd522ceSDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22*8bd522ceSDave Liu * MA 02111-1307 USA 23*8bd522ceSDave Liu */ 24*8bd522ceSDave Liu 25*8bd522ceSDave Liu #ifndef __CONFIG_H 26*8bd522ceSDave Liu #define __CONFIG_H 27*8bd522ceSDave Liu 28*8bd522ceSDave Liu #undef DEBUG 29*8bd522ceSDave Liu 30*8bd522ceSDave Liu /* 31*8bd522ceSDave Liu * High Level Configuration Options 32*8bd522ceSDave Liu */ 33*8bd522ceSDave Liu #define CONFIG_E300 1 /* E300 family */ 34*8bd522ceSDave Liu #define CONFIG_MPC83XX 1 /* MPC83xx family */ 35*8bd522ceSDave Liu #define CONFIG_MPC831X 1 /* MPC831x CPU family */ 36*8bd522ceSDave Liu #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */ 37*8bd522ceSDave Liu #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */ 38*8bd522ceSDave Liu 39*8bd522ceSDave Liu /* 40*8bd522ceSDave Liu * System Clock Setup 41*8bd522ceSDave Liu */ 42*8bd522ceSDave Liu #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 43*8bd522ceSDave Liu #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 44*8bd522ceSDave Liu 45*8bd522ceSDave Liu /* 46*8bd522ceSDave Liu * Hardware Reset Configuration Word 47*8bd522ceSDave Liu * if CLKIN is 66.66MHz, then 48*8bd522ceSDave Liu * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz 49*8bd522ceSDave Liu */ 50*8bd522ceSDave Liu #define CFG_HRCW_LOW (\ 51*8bd522ceSDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 52*8bd522ceSDave Liu HRCWL_DDR_TO_SCB_CLK_2X1 |\ 53*8bd522ceSDave Liu HRCWL_SVCOD_DIV_2 |\ 54*8bd522ceSDave Liu HRCWL_CSB_TO_CLKIN_2X1 |\ 55*8bd522ceSDave Liu HRCWL_CORE_TO_CSB_3X1) 56*8bd522ceSDave Liu #define CFG_HRCW_HIGH (\ 57*8bd522ceSDave Liu HRCWH_PCI_HOST |\ 58*8bd522ceSDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 59*8bd522ceSDave Liu HRCWH_CORE_ENABLE |\ 60*8bd522ceSDave Liu HRCWH_FROM_0X00000100 |\ 61*8bd522ceSDave Liu HRCWH_BOOTSEQ_DISABLE |\ 62*8bd522ceSDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 63*8bd522ceSDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 64*8bd522ceSDave Liu HRCWH_RL_EXT_LEGACY |\ 65*8bd522ceSDave Liu HRCWH_TSEC1M_IN_RGMII |\ 66*8bd522ceSDave Liu HRCWH_TSEC2M_IN_RGMII |\ 67*8bd522ceSDave Liu HRCWH_BIG_ENDIAN |\ 68*8bd522ceSDave Liu HRCWH_LALE_NORMAL) 69*8bd522ceSDave Liu 70*8bd522ceSDave Liu /* 71*8bd522ceSDave Liu * System IO Config 72*8bd522ceSDave Liu */ 73*8bd522ceSDave Liu #define CFG_SICRH 0x00000000 74*8bd522ceSDave Liu #define CFG_SICRL 0x00000000 /* 3.3V, no delay */ 75*8bd522ceSDave Liu 76*8bd522ceSDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 77*8bd522ceSDave Liu 78*8bd522ceSDave Liu /* 79*8bd522ceSDave Liu * IMMR new address 80*8bd522ceSDave Liu */ 81*8bd522ceSDave Liu #define CFG_IMMR 0xE0000000 82*8bd522ceSDave Liu 83*8bd522ceSDave Liu /* 84*8bd522ceSDave Liu * Arbiter Setup 85*8bd522ceSDave Liu */ 86*8bd522ceSDave Liu #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 87*8bd522ceSDave Liu #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 88*8bd522ceSDave Liu #define CFG_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 89*8bd522ceSDave Liu 90*8bd522ceSDave Liu /* 91*8bd522ceSDave Liu * DDR Setup 92*8bd522ceSDave Liu */ 93*8bd522ceSDave Liu #define CFG_DDR_BASE 0x00000000 /* DDR is system memory */ 94*8bd522ceSDave Liu #define CFG_SDRAM_BASE CFG_DDR_BASE 95*8bd522ceSDave Liu #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 96*8bd522ceSDave Liu #define CFG_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 97*8bd522ceSDave Liu #define CFG_DDRCDR_VALUE ( DDRCDR_EN \ 98*8bd522ceSDave Liu | DDRCDR_PZ_LOZ \ 99*8bd522ceSDave Liu | DDRCDR_NZ_LOZ \ 100*8bd522ceSDave Liu | DDRCDR_ODT \ 101*8bd522ceSDave Liu | DDRCDR_Q_DRN ) 102*8bd522ceSDave Liu /* 0x7b880001 */ 103*8bd522ceSDave Liu /* 104*8bd522ceSDave Liu * Manually set up DDR parameters 105*8bd522ceSDave Liu * consist of two chips HY5PS12621BFP-C4 from HYNIX 106*8bd522ceSDave Liu */ 107*8bd522ceSDave Liu #define CFG_DDR_SIZE 128 /* MB */ 108*8bd522ceSDave Liu #define CFG_DDR_CS0_BNDS 0x00000007 109*8bd522ceSDave Liu #define CFG_DDR_CS0_CONFIG ( CSCONFIG_EN \ 110*8bd522ceSDave Liu | 0x00010000 /* ODT_WR to CSn */ \ 111*8bd522ceSDave Liu | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 ) 112*8bd522ceSDave Liu /* 0x80010102 */ 113*8bd522ceSDave Liu #define CFG_DDR_TIMING_3 0x00000000 114*8bd522ceSDave Liu #define CFG_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \ 115*8bd522ceSDave Liu | ( 0 << TIMING_CFG0_WRT_SHIFT ) \ 116*8bd522ceSDave Liu | ( 0 << TIMING_CFG0_RRT_SHIFT ) \ 117*8bd522ceSDave Liu | ( 0 << TIMING_CFG0_WWT_SHIFT ) \ 118*8bd522ceSDave Liu | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \ 119*8bd522ceSDave Liu | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \ 120*8bd522ceSDave Liu | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \ 121*8bd522ceSDave Liu | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) ) 122*8bd522ceSDave Liu /* 0x00220802 */ 123*8bd522ceSDave Liu #define CFG_DDR_TIMING_1 ( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \ 124*8bd522ceSDave Liu | ( 9 << TIMING_CFG1_ACTTOPRE_SHIFT ) \ 125*8bd522ceSDave Liu | ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \ 126*8bd522ceSDave Liu | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \ 127*8bd522ceSDave Liu | ( 6 << TIMING_CFG1_REFREC_SHIFT ) \ 128*8bd522ceSDave Liu | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \ 129*8bd522ceSDave Liu | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \ 130*8bd522ceSDave Liu | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) ) 131*8bd522ceSDave Liu /* 0x39356222 */ 132*8bd522ceSDave Liu #define CFG_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \ 133*8bd522ceSDave Liu | ( 4 << TIMING_CFG2_CPO_SHIFT ) \ 134*8bd522ceSDave Liu | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \ 135*8bd522ceSDave Liu | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \ 136*8bd522ceSDave Liu | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \ 137*8bd522ceSDave Liu | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \ 138*8bd522ceSDave Liu | ( 7 << TIMING_CFG2_FOUR_ACT_SHIFT) ) 139*8bd522ceSDave Liu /* 0x121048c7 */ 140*8bd522ceSDave Liu #define CFG_DDR_INTERVAL ( ( 0x0360 << SDRAM_INTERVAL_REFINT_SHIFT ) \ 141*8bd522ceSDave Liu | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) ) 142*8bd522ceSDave Liu /* 0x03600100 */ 143*8bd522ceSDave Liu #define CFG_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \ 144*8bd522ceSDave Liu | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 145*8bd522ceSDave Liu | SDRAM_CFG_32_BE ) 146*8bd522ceSDave Liu /* 0x43080000 */ 147*8bd522ceSDave Liu #define CFG_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 148*8bd522ceSDave Liu #define CFG_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \ 149*8bd522ceSDave Liu | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) ) 150*8bd522ceSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 151*8bd522ceSDave Liu #define CFG_DDR_MODE2 0x00000000 152*8bd522ceSDave Liu 153*8bd522ceSDave Liu /* 154*8bd522ceSDave Liu * Memory test 155*8bd522ceSDave Liu */ 156*8bd522ceSDave Liu #undef CFG_DRAM_TEST /* memory test, takes time */ 157*8bd522ceSDave Liu #define CFG_MEMTEST_START 0x00040000 /* memtest region */ 158*8bd522ceSDave Liu #define CFG_MEMTEST_END 0x00140000 159*8bd522ceSDave Liu 160*8bd522ceSDave Liu /* 161*8bd522ceSDave Liu * The reserved memory 162*8bd522ceSDave Liu */ 163*8bd522ceSDave Liu #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 164*8bd522ceSDave Liu 165*8bd522ceSDave Liu #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 166*8bd522ceSDave Liu #define CFG_RAMBOOT 167*8bd522ceSDave Liu #else 168*8bd522ceSDave Liu #undef CFG_RAMBOOT 169*8bd522ceSDave Liu #endif 170*8bd522ceSDave Liu 171*8bd522ceSDave Liu #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 172*8bd522ceSDave Liu #define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 173*8bd522ceSDave Liu 174*8bd522ceSDave Liu /* 175*8bd522ceSDave Liu * Initial RAM Base Address Setup 176*8bd522ceSDave Liu */ 177*8bd522ceSDave Liu #define CFG_INIT_RAM_LOCK 1 178*8bd522ceSDave Liu #define CFG_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 179*8bd522ceSDave Liu #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM */ 180*8bd522ceSDave Liu #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 181*8bd522ceSDave Liu #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 182*8bd522ceSDave Liu 183*8bd522ceSDave Liu /* 184*8bd522ceSDave Liu * Local Bus Configuration & Clock Setup 185*8bd522ceSDave Liu */ 186*8bd522ceSDave Liu #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_2) 187*8bd522ceSDave Liu #define CFG_LBC_LBCR 0x00040000 188*8bd522ceSDave Liu 189*8bd522ceSDave Liu /* 190*8bd522ceSDave Liu * FLASH on the Local Bus 191*8bd522ceSDave Liu */ 192*8bd522ceSDave Liu #define CFG_FLASH_CFI /* use the Common Flash Interface */ 193*8bd522ceSDave Liu #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 194*8bd522ceSDave Liu #define CFG_FLASH_CFI_WIDTH FLASH_CFI_16BIT 195*8bd522ceSDave Liu 196*8bd522ceSDave Liu #define CFG_FLASH_BASE 0xFE000000 /* FLASH base address */ 197*8bd522ceSDave Liu #define CFG_FLASH_SIZE 8 /* FLASH size is 8M */ 198*8bd522ceSDave Liu 199*8bd522ceSDave Liu #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */ 200*8bd522ceSDave Liu #define CFG_LBLAWAR0_PRELIM 0x80000016 /* 8MB window size */ 201*8bd522ceSDave Liu 202*8bd522ceSDave Liu #define CFG_BR0_PRELIM ( CFG_FLASH_BASE /* Flash Base address */ \ 203*8bd522ceSDave Liu | (2 << BR_PS_SHIFT) /* 16 bit port size */ \ 204*8bd522ceSDave Liu | BR_V ) /* valid */ 205*8bd522ceSDave Liu #define CFG_OR0_PRELIM ( (~(CFG_FLASH_SIZE - 1) << 20) \ 206*8bd522ceSDave Liu | OR_UPM_XAM \ 207*8bd522ceSDave Liu | OR_GPCM_CSNT \ 208*8bd522ceSDave Liu | OR_GPCM_ACS_0b11 \ 209*8bd522ceSDave Liu | OR_GPCM_XACS \ 210*8bd522ceSDave Liu | OR_GPCM_SCY_15 \ 211*8bd522ceSDave Liu | OR_GPCM_TRLX \ 212*8bd522ceSDave Liu | OR_GPCM_EHTR \ 213*8bd522ceSDave Liu | OR_GPCM_EAD ) 214*8bd522ceSDave Liu 215*8bd522ceSDave Liu #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ 216*8bd522ceSDave Liu #define CFG_MAX_FLASH_SECT 135 /* 127 64KB sectors and 8 8KB top sectors per device */ 217*8bd522ceSDave Liu 218*8bd522ceSDave Liu #undef CFG_FLASH_CHECKSUM 219*8bd522ceSDave Liu #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 220*8bd522ceSDave Liu #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 221*8bd522ceSDave Liu 222*8bd522ceSDave Liu /* 223*8bd522ceSDave Liu * NAND Flash on the Local Bus 224*8bd522ceSDave Liu */ 225*8bd522ceSDave Liu #define CFG_NAND_BASE 0xE0600000 /* 0xE0600000 */ 226*8bd522ceSDave Liu #define CFG_MAX_NAND_DEVICE 1 227*8bd522ceSDave Liu #define NAND_MAX_CHIPS 1 228*8bd522ceSDave Liu #define CONFIG_MTD_NAND_VERIFY_WRITE 229*8bd522ceSDave Liu 230*8bd522ceSDave Liu #define CFG_BR1_PRELIM ( CFG_NAND_BASE \ 231*8bd522ceSDave Liu | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 232*8bd522ceSDave Liu | BR_PS_8 /* Port Size = 8 bit */ \ 233*8bd522ceSDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 234*8bd522ceSDave Liu | BR_V ) /* valid */ 235*8bd522ceSDave Liu #define CFG_OR1_PRELIM ( 0xFFFF8000 /* length 32K */ \ 236*8bd522ceSDave Liu | OR_FCM_CSCT \ 237*8bd522ceSDave Liu | OR_FCM_CST \ 238*8bd522ceSDave Liu | OR_FCM_CHT \ 239*8bd522ceSDave Liu | OR_FCM_SCY_1 \ 240*8bd522ceSDave Liu | OR_FCM_TRLX \ 241*8bd522ceSDave Liu | OR_FCM_EHTR ) 242*8bd522ceSDave Liu /* 0xFFFF8396 */ 243*8bd522ceSDave Liu 244*8bd522ceSDave Liu #define CFG_LBLAWBAR1_PRELIM CFG_NAND_BASE 245*8bd522ceSDave Liu #define CFG_LBLAWAR1_PRELIM 0x8000000E /* 32KB */ 246*8bd522ceSDave Liu 247*8bd522ceSDave Liu /* 248*8bd522ceSDave Liu * Serial Port 249*8bd522ceSDave Liu */ 250*8bd522ceSDave Liu #define CONFIG_CONS_INDEX 1 251*8bd522ceSDave Liu #undef CONFIG_SERIAL_SOFTWARE_FIFO 252*8bd522ceSDave Liu #define CFG_NS16550 253*8bd522ceSDave Liu #define CFG_NS16550_SERIAL 254*8bd522ceSDave Liu #define CFG_NS16550_REG_SIZE 1 255*8bd522ceSDave Liu #define CFG_NS16550_CLK get_bus_freq(0) 256*8bd522ceSDave Liu 257*8bd522ceSDave Liu #define CFG_BAUDRATE_TABLE \ 258*8bd522ceSDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 259*8bd522ceSDave Liu 260*8bd522ceSDave Liu #define CFG_NS16550_COM1 (CFG_IMMR+0x4500) 261*8bd522ceSDave Liu #define CFG_NS16550_COM2 (CFG_IMMR+0x4600) 262*8bd522ceSDave Liu 263*8bd522ceSDave Liu /* Use the HUSH parser */ 264*8bd522ceSDave Liu #define CFG_HUSH_PARSER 265*8bd522ceSDave Liu #ifdef CFG_HUSH_PARSER 266*8bd522ceSDave Liu #define CFG_PROMPT_HUSH_PS2 "> " 267*8bd522ceSDave Liu #endif 268*8bd522ceSDave Liu 269*8bd522ceSDave Liu /* Pass open firmware flat tree */ 270*8bd522ceSDave Liu #define CONFIG_OF_LIBFDT 1 271*8bd522ceSDave Liu #define CONFIG_OF_BOARD_SETUP 1 272*8bd522ceSDave Liu #define CONFIG_OF_STDOUT_VIA_ALIAS 1 273*8bd522ceSDave Liu 274*8bd522ceSDave Liu /* I2C */ 275*8bd522ceSDave Liu #define CONFIG_HARD_I2C /* I2C with hardware support */ 276*8bd522ceSDave Liu #define CONFIG_FSL_I2C 277*8bd522ceSDave Liu #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ 278*8bd522ceSDave Liu #define CFG_I2C_SLAVE 0x7F 279*8bd522ceSDave Liu #define CFG_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 280*8bd522ceSDave Liu #define CFG_I2C_OFFSET 0x3000 281*8bd522ceSDave Liu #define CFG_I2C2_OFFSET 0x3100 282*8bd522ceSDave Liu 283*8bd522ceSDave Liu /* 284*8bd522ceSDave Liu * Board info - revision and where boot from 285*8bd522ceSDave Liu */ 286*8bd522ceSDave Liu #define CFG_I2C_PCF8574A_ADDR 0x39 287*8bd522ceSDave Liu 288*8bd522ceSDave Liu /* 289*8bd522ceSDave Liu * Config on-board RTC 290*8bd522ceSDave Liu */ 291*8bd522ceSDave Liu #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ 292*8bd522ceSDave Liu #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 293*8bd522ceSDave Liu 294*8bd522ceSDave Liu /* 295*8bd522ceSDave Liu * General PCI 296*8bd522ceSDave Liu * Addresses are mapped 1-1. 297*8bd522ceSDave Liu */ 298*8bd522ceSDave Liu #define CFG_PCI_MEM_BASE 0x80000000 299*8bd522ceSDave Liu #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BASE 300*8bd522ceSDave Liu #define CFG_PCI_MEM_SIZE 0x10000000 /* 256M */ 301*8bd522ceSDave Liu #define CFG_PCI_MMIO_BASE 0x90000000 302*8bd522ceSDave Liu #define CFG_PCI_MMIO_PHYS CFG_PCI_MMIO_BASE 303*8bd522ceSDave Liu #define CFG_PCI_MMIO_SIZE 0x10000000 /* 256M */ 304*8bd522ceSDave Liu #define CFG_PCI_IO_BASE 0xE0300000 305*8bd522ceSDave Liu #define CFG_PCI_IO_PHYS 0xE0300000 306*8bd522ceSDave Liu #define CFG_PCI_IO_SIZE 0x100000 /* 1M */ 307*8bd522ceSDave Liu 308*8bd522ceSDave Liu #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE 309*8bd522ceSDave Liu #define CFG_PCI_SLV_MEM_BUS 0x00000000 310*8bd522ceSDave Liu #define CFG_PCI_SLV_MEM_SIZE 0x80000000 311*8bd522ceSDave Liu 312*8bd522ceSDave Liu #define CONFIG_PCI 313*8bd522ceSDave Liu #define CONFIG_83XX_GENERIC_PCI 1 /* Use generic PCI setup */ 314*8bd522ceSDave Liu 315*8bd522ceSDave Liu #define CONFIG_NET_MULTI 316*8bd522ceSDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 317*8bd522ceSDave Liu 318*8bd522ceSDave Liu #define CONFIG_EEPRO100 319*8bd522ceSDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 320*8bd522ceSDave Liu #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 321*8bd522ceSDave Liu 322*8bd522ceSDave Liu #ifndef CONFIG_NET_MULTI 323*8bd522ceSDave Liu #define CONFIG_NET_MULTI 1 324*8bd522ceSDave Liu #endif 325*8bd522ceSDave Liu 326*8bd522ceSDave Liu /* 327*8bd522ceSDave Liu * TSEC 328*8bd522ceSDave Liu */ 329*8bd522ceSDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 330*8bd522ceSDave Liu #define CFG_TSEC1_OFFSET 0x24000 331*8bd522ceSDave Liu #define CFG_TSEC1 (CFG_IMMR+CFG_TSEC1_OFFSET) 332*8bd522ceSDave Liu #define CFG_TSEC2_OFFSET 0x25000 333*8bd522ceSDave Liu #define CFG_TSEC2 (CFG_IMMR+CFG_TSEC2_OFFSET) 334*8bd522ceSDave Liu 335*8bd522ceSDave Liu /* 336*8bd522ceSDave Liu * TSEC ethernet configuration 337*8bd522ceSDave Liu */ 338*8bd522ceSDave Liu #define CONFIG_MII 1 /* MII PHY management */ 339*8bd522ceSDave Liu #define CONFIG_TSEC1 1 340*8bd522ceSDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 341*8bd522ceSDave Liu #define CONFIG_TSEC2 1 342*8bd522ceSDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 343*8bd522ceSDave Liu #define TSEC1_PHY_ADDR 0 344*8bd522ceSDave Liu #define TSEC2_PHY_ADDR 1 345*8bd522ceSDave Liu #define TSEC1_PHYIDX 0 346*8bd522ceSDave Liu #define TSEC2_PHYIDX 0 347*8bd522ceSDave Liu #define TSEC1_FLAGS TSEC_GIGABIT 348*8bd522ceSDave Liu #define TSEC2_FLAGS TSEC_GIGABIT 349*8bd522ceSDave Liu 350*8bd522ceSDave Liu /* Options are: eTSEC[0-1] */ 351*8bd522ceSDave Liu #define CONFIG_ETHPRIME "eTSEC1" 352*8bd522ceSDave Liu 353*8bd522ceSDave Liu /* 354*8bd522ceSDave Liu * Environment 355*8bd522ceSDave Liu */ 356*8bd522ceSDave Liu #ifndef CFG_RAMBOOT 357*8bd522ceSDave Liu #define CFG_ENV_IS_IN_FLASH 1 358*8bd522ceSDave Liu #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN) 359*8bd522ceSDave Liu #define CFG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 360*8bd522ceSDave Liu #define CFG_ENV_SIZE 0x2000 361*8bd522ceSDave Liu #else 362*8bd522ceSDave Liu #define CFG_NO_FLASH 1 /* Flash is not usable now */ 363*8bd522ceSDave Liu #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 364*8bd522ceSDave Liu #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 365*8bd522ceSDave Liu #define CFG_ENV_SIZE 0x2000 366*8bd522ceSDave Liu #endif 367*8bd522ceSDave Liu 368*8bd522ceSDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 369*8bd522ceSDave Liu #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 370*8bd522ceSDave Liu 371*8bd522ceSDave Liu /* 372*8bd522ceSDave Liu * BOOTP options 373*8bd522ceSDave Liu */ 374*8bd522ceSDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 375*8bd522ceSDave Liu #define CONFIG_BOOTP_BOOTPATH 376*8bd522ceSDave Liu #define CONFIG_BOOTP_GATEWAY 377*8bd522ceSDave Liu #define CONFIG_BOOTP_HOSTNAME 378*8bd522ceSDave Liu 379*8bd522ceSDave Liu /* 380*8bd522ceSDave Liu * Command line configuration. 381*8bd522ceSDave Liu */ 382*8bd522ceSDave Liu #include <config_cmd_default.h> 383*8bd522ceSDave Liu 384*8bd522ceSDave Liu #define CONFIG_CMD_PING 385*8bd522ceSDave Liu #define CONFIG_CMD_I2C 386*8bd522ceSDave Liu #define CONFIG_CMD_MII 387*8bd522ceSDave Liu #define CONFIG_CMD_DATE 388*8bd522ceSDave Liu #define CONFIG_CMD_PCI 389*8bd522ceSDave Liu 390*8bd522ceSDave Liu #if defined(CFG_RAMBOOT) 391*8bd522ceSDave Liu #undef CONFIG_CMD_ENV 392*8bd522ceSDave Liu #undef CONFIG_CMD_LOADS 393*8bd522ceSDave Liu #endif 394*8bd522ceSDave Liu 395*8bd522ceSDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 396*8bd522ceSDave Liu 397*8bd522ceSDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 398*8bd522ceSDave Liu 399*8bd522ceSDave Liu /* 400*8bd522ceSDave Liu * Miscellaneous configurable options 401*8bd522ceSDave Liu */ 402*8bd522ceSDave Liu #define CFG_LONGHELP /* undef to save memory */ 403*8bd522ceSDave Liu #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 404*8bd522ceSDave Liu #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 405*8bd522ceSDave Liu 406*8bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 407*8bd522ceSDave Liu #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 408*8bd522ceSDave Liu #else 409*8bd522ceSDave Liu #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 410*8bd522ceSDave Liu #endif 411*8bd522ceSDave Liu 412*8bd522ceSDave Liu #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 413*8bd522ceSDave Liu #define CFG_MAXARGS 16 /* max number of command args */ 414*8bd522ceSDave Liu #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 415*8bd522ceSDave Liu #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 416*8bd522ceSDave Liu 417*8bd522ceSDave Liu /* 418*8bd522ceSDave Liu * For booting Linux, the board info and command line data 419*8bd522ceSDave Liu * have to be in the first 8 MB of memory, since this is 420*8bd522ceSDave Liu * the maximum mapped by the Linux kernel during initialization. 421*8bd522ceSDave Liu */ 422*8bd522ceSDave Liu #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 423*8bd522ceSDave Liu 424*8bd522ceSDave Liu /* 425*8bd522ceSDave Liu * Core HID Setup 426*8bd522ceSDave Liu */ 427*8bd522ceSDave Liu #define CFG_HID0_INIT 0x000000000 428*8bd522ceSDave Liu #define CFG_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 429*8bd522ceSDave Liu HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 430*8bd522ceSDave Liu #define CFG_HID2 HID2_HBE 431*8bd522ceSDave Liu 432*8bd522ceSDave Liu /* 433*8bd522ceSDave Liu * MMU Setup 434*8bd522ceSDave Liu */ 435*8bd522ceSDave Liu 436*8bd522ceSDave Liu /* DDR: cache cacheable */ 437*8bd522ceSDave Liu #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 438*8bd522ceSDave Liu #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP) 439*8bd522ceSDave Liu #define CFG_DBAT0L CFG_IBAT0L 440*8bd522ceSDave Liu #define CFG_DBAT0U CFG_IBAT0U 441*8bd522ceSDave Liu 442*8bd522ceSDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 443*8bd522ceSDave Liu #define CFG_IBAT1L (CFG_IMMR | BATL_PP_10 | \ 444*8bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 445*8bd522ceSDave Liu #define CFG_IBAT1U (CFG_IMMR | BATU_BL_8M | BATU_VS | BATU_VP) 446*8bd522ceSDave Liu #define CFG_DBAT1L CFG_IBAT1L 447*8bd522ceSDave Liu #define CFG_DBAT1U CFG_IBAT1U 448*8bd522ceSDave Liu 449*8bd522ceSDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 450*8bd522ceSDave Liu #define CFG_IBAT2L (CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 451*8bd522ceSDave Liu #define CFG_IBAT2U (CFG_FLASH_BASE | BATU_BL_8M | BATU_VS | BATU_VP) 452*8bd522ceSDave Liu #define CFG_DBAT2L (CFG_FLASH_BASE | BATL_PP_10 | \ 453*8bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 454*8bd522ceSDave Liu #define CFG_DBAT2U CFG_IBAT2U 455*8bd522ceSDave Liu 456*8bd522ceSDave Liu /* Stack in dcache: cacheable, no memory coherence */ 457*8bd522ceSDave Liu #define CFG_IBAT3L (CFG_INIT_RAM_ADDR | BATL_PP_10) 458*8bd522ceSDave Liu #define CFG_IBAT3U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 459*8bd522ceSDave Liu #define CFG_DBAT3L CFG_IBAT3L 460*8bd522ceSDave Liu #define CFG_DBAT3U CFG_IBAT3U 461*8bd522ceSDave Liu 462*8bd522ceSDave Liu /* PCI MEM space: cacheable */ 463*8bd522ceSDave Liu #define CFG_IBAT4L (CFG_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) 464*8bd522ceSDave Liu #define CFG_IBAT4U (CFG_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 465*8bd522ceSDave Liu #define CFG_DBAT4L CFG_IBAT4L 466*8bd522ceSDave Liu #define CFG_DBAT4U CFG_IBAT4U 467*8bd522ceSDave Liu 468*8bd522ceSDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 469*8bd522ceSDave Liu #define CFG_IBAT5L (CFG_PCI_MMIO_PHYS | BATL_PP_10 | \ 470*8bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 471*8bd522ceSDave Liu #define CFG_IBAT5U (CFG_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 472*8bd522ceSDave Liu #define CFG_DBAT5L CFG_IBAT5L 473*8bd522ceSDave Liu #define CFG_DBAT5U CFG_IBAT5U 474*8bd522ceSDave Liu 475*8bd522ceSDave Liu #define CFG_IBAT6L 0 476*8bd522ceSDave Liu #define CFG_IBAT6U 0 477*8bd522ceSDave Liu #define CFG_DBAT6L CFG_IBAT6L 478*8bd522ceSDave Liu #define CFG_DBAT6U CFG_IBAT6U 479*8bd522ceSDave Liu 480*8bd522ceSDave Liu #define CFG_IBAT7L 0 481*8bd522ceSDave Liu #define CFG_IBAT7U 0 482*8bd522ceSDave Liu #define CFG_DBAT7L CFG_IBAT7L 483*8bd522ceSDave Liu #define CFG_DBAT7U CFG_IBAT7U 484*8bd522ceSDave Liu 485*8bd522ceSDave Liu /* 486*8bd522ceSDave Liu * Internal Definitions 487*8bd522ceSDave Liu * 488*8bd522ceSDave Liu * Boot Flags 489*8bd522ceSDave Liu */ 490*8bd522ceSDave Liu #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 491*8bd522ceSDave Liu #define BOOTFLAG_WARM 0x02 /* Software reboot */ 492*8bd522ceSDave Liu 493*8bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 494*8bd522ceSDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 495*8bd522ceSDave Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 496*8bd522ceSDave Liu #endif 497*8bd522ceSDave Liu 498*8bd522ceSDave Liu /* 499*8bd522ceSDave Liu * Environment Configuration 500*8bd522ceSDave Liu */ 501*8bd522ceSDave Liu 502*8bd522ceSDave Liu #define CONFIG_ENV_OVERWRITE 503*8bd522ceSDave Liu 504*8bd522ceSDave Liu #if defined(CONFIG_TSEC_ENET) 505*8bd522ceSDave Liu #define CONFIG_HAS_ETH0 506*8bd522ceSDave Liu #define CONFIG_ETHADDR 04:00:00:00:00:0A 507*8bd522ceSDave Liu #define CONFIG_HAS_ETH1 508*8bd522ceSDave Liu #define CONFIG_ETH1ADDR 04:00:00:00:00:0B 509*8bd522ceSDave Liu #endif 510*8bd522ceSDave Liu 511*8bd522ceSDave Liu #define CONFIG_BAUDRATE 115200 512*8bd522ceSDave Liu 513*8bd522ceSDave Liu #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 514*8bd522ceSDave Liu 515*8bd522ceSDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 516*8bd522ceSDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 517*8bd522ceSDave Liu 518*8bd522ceSDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 519*8bd522ceSDave Liu "netdev=eth0\0" \ 520*8bd522ceSDave Liu "consoledev=ttyS0\0" \ 521*8bd522ceSDave Liu "ramdiskaddr=1000000\0" \ 522*8bd522ceSDave Liu "ramdiskfile=ramfs.83xx\0" \ 523*8bd522ceSDave Liu "fdtaddr=400000\0" \ 524*8bd522ceSDave Liu "fdtfile=mpc8315erdb.dtb\0" \ 525*8bd522ceSDave Liu "" 526*8bd522ceSDave Liu 527*8bd522ceSDave Liu #define CONFIG_NFSBOOTCOMMAND \ 528*8bd522ceSDave Liu "setenv bootargs root=/dev/nfs rw " \ 529*8bd522ceSDave Liu "nfsroot=$serverip:$rootpath " \ 530*8bd522ceSDave Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 531*8bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 532*8bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 533*8bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 534*8bd522ceSDave Liu "bootm $loadaddr - $fdtaddr" 535*8bd522ceSDave Liu 536*8bd522ceSDave Liu #define CONFIG_RAMBOOTCOMMAND \ 537*8bd522ceSDave Liu "setenv bootargs root=/dev/ram rw " \ 538*8bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 539*8bd522ceSDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 540*8bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 541*8bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 542*8bd522ceSDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 543*8bd522ceSDave Liu 544*8bd522ceSDave Liu 545*8bd522ceSDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 546*8bd522ceSDave Liu 547*8bd522ceSDave Liu #endif /* __CONFIG_H */ 548