xref: /rk3399_rockchip-uboot/include/configs/MPC8315ERDB.h (revision 6f681b734942036d538a61fdcc9989328515cfa2)
18bd522ceSDave Liu /*
2e8d3ca8bSScott Wood  * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
38bd522ceSDave Liu  *
48bd522ceSDave Liu  * Dave Liu <daveliu@freescale.com>
58bd522ceSDave Liu  *
68bd522ceSDave Liu  * See file CREDITS for list of people who contributed to this
78bd522ceSDave Liu  * project.
88bd522ceSDave Liu  *
98bd522ceSDave Liu  * This program is free software; you can redistribute it and/or
108bd522ceSDave Liu  * modify it under the terms of the GNU General Public License as
118bd522ceSDave Liu  * published by the Free Software Foundation; either version 2 of
128bd522ceSDave Liu  * the License, or (at your option) any later version.
138bd522ceSDave Liu  *
148bd522ceSDave Liu  * This program is distributed in the hope that it will be useful,
158bd522ceSDave Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
168bd522ceSDave Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
178bd522ceSDave Liu  * GNU General Public License for more details.
188bd522ceSDave Liu  *
198bd522ceSDave Liu  * You should have received a copy of the GNU General Public License
208bd522ceSDave Liu  * along with this program; if not, write to the Free Software
218bd522ceSDave Liu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
228bd522ceSDave Liu  * MA 02111-1307 USA
238bd522ceSDave Liu  */
248bd522ceSDave Liu 
258bd522ceSDave Liu #ifndef __CONFIG_H
268bd522ceSDave Liu #define __CONFIG_H
278bd522ceSDave Liu 
28f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_SIZE  (512 << 10)
29f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_DST   0x00100000
30f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
31f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_OFFS  16384
32f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
33f1c574d4SScott Wood 
34f1c574d4SScott Wood #ifdef CONFIG_NAND_U_BOOT
35f1c574d4SScott Wood #define CONFIG_SYS_TEXT_BASE	0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
36f1c574d4SScott Wood #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
37f1c574d4SScott Wood #ifdef CONFIG_NAND_SPL
38f1c574d4SScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
39f1c574d4SScott Wood #endif /* CONFIG_NAND_SPL */
40f1c574d4SScott Wood #endif /* CONFIG_NAND_U_BOOT */
412ae18241SWolfgang Denk 
422ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
432ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xFE000000
442e95004dSAnton Vorontsov #endif
452e95004dSAnton Vorontsov 
46f1c574d4SScott Wood #ifndef CONFIG_SYS_MONITOR_BASE
47f1c574d4SScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
48f1c574d4SScott Wood #endif
49f1c574d4SScott Wood 
508bd522ceSDave Liu /*
518bd522ceSDave Liu  * High Level Configuration Options
528bd522ceSDave Liu  */
538bd522ceSDave Liu #define CONFIG_E300		1 /* E300 family */
540f898604SPeter Tyser #define CONFIG_MPC83xx		1 /* MPC83xx family */
552c7920afSPeter Tyser #define CONFIG_MPC831x		1 /* MPC831x CPU family */
568bd522ceSDave Liu #define CONFIG_MPC8315		1 /* MPC8315 CPU specific */
578bd522ceSDave Liu #define CONFIG_MPC8315ERDB	1 /* MPC8315ERDB board specific */
588bd522ceSDave Liu 
598bd522ceSDave Liu /*
608bd522ceSDave Liu  * System Clock Setup
618bd522ceSDave Liu  */
628bd522ceSDave Liu #define CONFIG_83XX_CLKIN	66666667 /* in Hz */
638bd522ceSDave Liu #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
648bd522ceSDave Liu 
658bd522ceSDave Liu /*
668bd522ceSDave Liu  * Hardware Reset Configuration Word
678bd522ceSDave Liu  * if CLKIN is 66.66MHz, then
688bd522ceSDave Liu  * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
698bd522ceSDave Liu  */
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
718bd522ceSDave Liu 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
728bd522ceSDave Liu 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
738bd522ceSDave Liu 	HRCWL_SVCOD_DIV_2 |\
748bd522ceSDave Liu 	HRCWL_CSB_TO_CLKIN_2X1 |\
758bd522ceSDave Liu 	HRCWL_CORE_TO_CSB_3X1)
762e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH_BASE (\
778bd522ceSDave Liu 	HRCWH_PCI_HOST |\
788bd522ceSDave Liu 	HRCWH_PCI1_ARBITER_ENABLE |\
798bd522ceSDave Liu 	HRCWH_CORE_ENABLE |\
808bd522ceSDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
818bd522ceSDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
828bd522ceSDave Liu 	HRCWH_TSEC1M_IN_RGMII |\
838bd522ceSDave Liu 	HRCWH_TSEC2M_IN_RGMII |\
848bd522ceSDave Liu 	HRCWH_BIG_ENDIAN |\
858bd522ceSDave Liu 	HRCWH_LALE_NORMAL)
868bd522ceSDave Liu 
872e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL
882e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
892e95004dSAnton Vorontsov 		       HRCWH_FROM_0XFFF00100 |\
902e95004dSAnton Vorontsov 		       HRCWH_ROM_LOC_NAND_SP_8BIT |\
912e95004dSAnton Vorontsov 		       HRCWH_RL_EXT_NAND)
922e95004dSAnton Vorontsov #else
932e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
942e95004dSAnton Vorontsov 		       HRCWH_FROM_0X00000100 |\
952e95004dSAnton Vorontsov 		       HRCWH_ROM_LOC_LOCAL_16BIT |\
962e95004dSAnton Vorontsov 		       HRCWH_RL_EXT_LEGACY)
972e95004dSAnton Vorontsov #endif
982e95004dSAnton Vorontsov 
998bd522ceSDave Liu /*
1008bd522ceSDave Liu  * System IO Config
1018bd522ceSDave Liu  */
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH		0x00000000
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000 /* 3.3V, no delay */
1048bd522ceSDave Liu 
1058bd522ceSDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
106b8b71ffbSAnton Vorontsov #define CONFIG_HWCONFIG
1078bd522ceSDave Liu 
1088bd522ceSDave Liu /*
1098bd522ceSDave Liu  * IMMR new address
1108bd522ceSDave Liu  */
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
1128bd522ceSDave Liu 
1132e95004dSAnton Vorontsov #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
1142e95004dSAnton Vorontsov #define CONFIG_DEFAULT_IMMR	CONFIG_SYS_IMMR
1152e95004dSAnton Vorontsov #endif
1162e95004dSAnton Vorontsov 
1178bd522ceSDave Liu /*
1188bd522ceSDave Liu  * Arbiter Setup
1198bd522ceSDave Liu  */
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3 /* Arbiter pipeline depth is 4 */
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT	3 /* Arbiter repeat count is 4 */
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP	3 /* eTSEC emergency priority is highest */
1238bd522ceSDave Liu 
1248bd522ceSDave Liu /*
1258bd522ceSDave Liu  * DDR Setup
1268bd522ceSDave Liu  */
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN \
1328bd522ceSDave Liu 				| DDRCDR_PZ_LOZ \
1338bd522ceSDave Liu 				| DDRCDR_NZ_LOZ \
1348bd522ceSDave Liu 				| DDRCDR_ODT \
1358bd522ceSDave Liu 				| DDRCDR_Q_DRN)
1368bd522ceSDave Liu 				/* 0x7b880001 */
1378bd522ceSDave Liu /*
1388bd522ceSDave Liu  * Manually set up DDR parameters
1398bd522ceSDave Liu  * consist of two chips HY5PS12621BFP-C4 from HYNIX
1408bd522ceSDave Liu  */
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		128 /* MB */
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
1448bd522ceSDave Liu 				| 0x00010000  /* ODT_WR to CSn */ \
145*6f681b73SJoe Hershberger 				| CSCONFIG_ROW_BIT_13 \
146*6f681b73SJoe Hershberger 				| CSCONFIG_COL_BIT_10)
1478bd522ceSDave Liu 				/* 0x80010102 */
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
1508bd522ceSDave Liu 				| (0 << TIMING_CFG0_WRT_SHIFT) \
1518bd522ceSDave Liu 				| (0 << TIMING_CFG0_RRT_SHIFT) \
1528bd522ceSDave Liu 				| (0 << TIMING_CFG0_WWT_SHIFT) \
1538bd522ceSDave Liu 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
1548bd522ceSDave Liu 				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
1558bd522ceSDave Liu 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
1568bd522ceSDave Liu 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
1578bd522ceSDave Liu 				/* 0x00220802 */
1582f2a5c37SHoward Gregory #define CONFIG_SYS_DDR_TIMING_1	((2 << TIMING_CFG1_PRETOACT_SHIFT) \
1592f2a5c37SHoward Gregory 				| (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
1602f2a5c37SHoward Gregory 				| (2 << TIMING_CFG1_ACTTORW_SHIFT) \
1618bd522ceSDave Liu 				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
1628bd522ceSDave Liu 				| (6 << TIMING_CFG1_REFREC_SHIFT) \
1638bd522ceSDave Liu 				| (2 << TIMING_CFG1_WRREC_SHIFT) \
1648bd522ceSDave Liu 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
1658bd522ceSDave Liu 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
1662f2a5c37SHoward Gregory 				/* 0x27256222 */
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
1688bd522ceSDave Liu 				| (4 << TIMING_CFG2_CPO_SHIFT) \
1698bd522ceSDave Liu 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
1708bd522ceSDave Liu 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
1718bd522ceSDave Liu 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
1728bd522ceSDave Liu 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
1732f2a5c37SHoward Gregory 				| (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
1742f2a5c37SHoward Gregory 				/* 0x121048c5 */
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
1768bd522ceSDave Liu 				| (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
1778bd522ceSDave Liu 				/* 0x03600100 */
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
1798bd522ceSDave Liu 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
1808bd522ceSDave Liu 				| SDRAM_CFG_32_BE)
1818bd522ceSDave Liu 				/* 0x43080000 */
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000 /* 1 posted refresh */
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		((0x0448 << SDRAM_MODE_ESD_SHIFT) \
1848bd522ceSDave Liu 				| (0x0232 << SDRAM_MODE_SD_SHIFT))
1858bd522ceSDave Liu 				/* ODT 150ohm CL=3, AL=1 on SDRAM */
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2	0x00000000
1878bd522ceSDave Liu 
1888bd522ceSDave Liu /*
1898bd522ceSDave Liu  * Memory test
1908bd522ceSDave Liu  */
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00040000 /* memtest region */
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00140000
1948bd522ceSDave Liu 
1958bd522ceSDave Liu /*
1968bd522ceSDave Liu  * The reserved memory
1978bd522ceSDave Liu  */
1981ac5744eSDave Liu #define CONFIG_SYS_MONITOR_LEN	(384 * 1024) /* Reserve 384 kB for Mon */
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
2008bd522ceSDave Liu 
2018bd522ceSDave Liu /*
2028bd522ceSDave Liu  * Initial RAM Base Address Setup
2038bd522ceSDave Liu  */
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
206553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
207*6f681b73SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
208*6f681b73SJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
2098bd522ceSDave Liu 
2108bd522ceSDave Liu /*
2118bd522ceSDave Liu  * Local Bus Configuration & Clock Setup
2128bd522ceSDave Liu  */
213c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
214c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00040000
2160914f483SBecky Bruce #define CONFIG_FSL_ELBC		1
2178bd522ceSDave Liu 
2188bd522ceSDave Liu /*
2198bd522ceSDave Liu  * FLASH on the Local Bus
2208bd522ceSDave Liu  */
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
22200b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
2248bd522ceSDave Liu 
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xFE000000 /* FLASH base address */
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		8	/* FLASH size is 8M */
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
2288bd522ceSDave Liu 
229*6f681b73SJoe Hershberger 					/* Window base at flash base */
230*6f681b73SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000016 /* 8MB window size */
2328bd522ceSDave Liu 
2332e95004dSAnton Vorontsov #define CONFIG_SYS_NOR_BR_PRELIM	(CONFIG_SYS_FLASH_BASE \
234*6f681b73SJoe Hershberger 				| (2 << BR_PS_SHIFT)	/* 16 bit port */ \
2358bd522ceSDave Liu 				| BR_V)		/* valid */
2362e95004dSAnton Vorontsov #define CONFIG_SYS_NOR_OR_PRELIM	((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
2378bd522ceSDave Liu 				| OR_UPM_XAM \
2388bd522ceSDave Liu 				| OR_GPCM_CSNT \
239f9023afbSAnton Vorontsov 				| OR_GPCM_ACS_DIV2 \
2408bd522ceSDave Liu 				| OR_GPCM_XACS \
2418bd522ceSDave Liu 				| OR_GPCM_SCY_15 \
2428bd522ceSDave Liu 				| OR_GPCM_TRLX \
2438bd522ceSDave Liu 				| OR_GPCM_EHTR \
2448bd522ceSDave Liu 				| OR_GPCM_EAD)
2458bd522ceSDave Liu 
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
247*6f681b73SJoe Hershberger /* 127 64KB sectors and 8 8KB top sectors per device */
248*6f681b73SJoe Hershberger #define CONFIG_SYS_MAX_FLASH_SECT	135
2498bd522ceSDave Liu 
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000 /* Flash Erase Timeout (ms) */
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500 /* Flash Write Timeout (ms) */
2538bd522ceSDave Liu 
2548bd522ceSDave Liu /*
2558bd522ceSDave Liu  * NAND Flash on the Local Bus
2568bd522ceSDave Liu  */
2572e95004dSAnton Vorontsov 
2582e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL
2592e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE		0xFFF00000
2602e95004dSAnton Vorontsov #else
2612e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE		0xE0600000
2622e95004dSAnton Vorontsov #endif
2632e95004dSAnton Vorontsov 
264e8d3ca8bSScott Wood #define CONFIG_MTD_DEVICE
265e8d3ca8bSScott Wood #define CONFIG_MTD_PARTITION
266e8d3ca8bSScott Wood #define CONFIG_CMD_MTDPARTS
267e8d3ca8bSScott Wood #define MTDIDS_DEFAULT			"nand0=e0600000.flash"
268e8d3ca8bSScott Wood #define MTDPARTS_DEFAULT		\
269e8d3ca8bSScott Wood 	"mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
270e8d3ca8bSScott Wood 
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE	1
2721ac5744eSDave Liu #define CONFIG_MTD_NAND_VERIFY_WRITE	1
2731ac5744eSDave Liu #define CONFIG_CMD_NAND			1
2741ac5744eSDave Liu #define CONFIG_NAND_FSL_ELBC		1
2752e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
2768bd522ceSDave Liu 
2772e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_SIZE  (512 << 10)
2782e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_DST   0x00100000
2792e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
2802e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_OFFS  16384
2812e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
2822e95004dSAnton Vorontsov 
2832e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BR_PRELIM	(CONFIG_SYS_NAND_BASE \
2848bd522ceSDave Liu 				| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
285*6f681b73SJoe Hershberger 				| BR_PS_8		/* 8 bit port */ \
2868bd522ceSDave Liu 				| BR_MS_FCM		/* MSEL = FCM */ \
2878bd522ceSDave Liu 				| BR_V)			/* valid */
2882e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_OR_PRELIM	(0xFFFF8000	/* length 32K */ \
2898bd522ceSDave Liu 				| OR_FCM_CSCT \
2908bd522ceSDave Liu 				| OR_FCM_CST \
2918bd522ceSDave Liu 				| OR_FCM_CHT \
2928bd522ceSDave Liu 				| OR_FCM_SCY_1 \
2938bd522ceSDave Liu 				| OR_FCM_TRLX \
2948bd522ceSDave Liu 				| OR_FCM_EHTR)
2958bd522ceSDave Liu 				/* 0xFFFF8396 */
2968bd522ceSDave Liu 
2972e95004dSAnton Vorontsov #ifdef CONFIG_NAND_U_BOOT
2982e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
2992e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
3002e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
3012e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
3022e95004dSAnton Vorontsov #else
3032e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
3042e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
3052e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
3062e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
3072e95004dSAnton Vorontsov #endif
3082e95004dSAnton Vorontsov 
3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM	0x8000000E	/* 32KB  */
3118bd522ceSDave Liu 
3122e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
3132e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
3142e95004dSAnton Vorontsov 
3152e95004dSAnton Vorontsov #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
3162e95004dSAnton Vorontsov 	!defined(CONFIG_NAND_SPL)
3172e95004dSAnton Vorontsov #define CONFIG_SYS_RAMBOOT
3182e95004dSAnton Vorontsov #else
3192e95004dSAnton Vorontsov #undef CONFIG_SYS_RAMBOOT
3202e95004dSAnton Vorontsov #endif
3212e95004dSAnton Vorontsov 
3228bd522ceSDave Liu /*
3238bd522ceSDave Liu  * Serial Port
3248bd522ceSDave Liu  */
3258bd522ceSDave Liu #define CONFIG_CONS_INDEX	1
3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
3292e95004dSAnton Vorontsov #define CONFIG_SYS_NS16550_CLK		(CONFIG_83XX_CLKIN * 2)
3308bd522ceSDave Liu 
3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
3328bd522ceSDave Liu 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
3338bd522ceSDave Liu 
3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
3368bd522ceSDave Liu 
3378bd522ceSDave Liu /* Use the HUSH parser */
3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER
3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
3418bd522ceSDave Liu #endif
3428bd522ceSDave Liu 
3438bd522ceSDave Liu /* Pass open firmware flat tree */
3448bd522ceSDave Liu #define CONFIG_OF_LIBFDT	1
3458bd522ceSDave Liu #define CONFIG_OF_BOARD_SETUP	1
3468bd522ceSDave Liu #define CONFIG_OF_STDOUT_VIA_ALIAS	1
3478bd522ceSDave Liu 
3488bd522ceSDave Liu /* I2C */
3498bd522ceSDave Liu #define CONFIG_HARD_I2C		/* I2C with hardware support */
3508bd522ceSDave Liu #define CONFIG_FSL_I2C
351*6f681b73SJoe Hershberger #define CONFIG_SYS_I2C_SPEED		400000 /* I2C speed and slave addr */
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES		{0x51} /* Don't probe these addrs */
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x3000
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET		0x3100
3568bd522ceSDave Liu 
3578bd522ceSDave Liu /*
3588bd522ceSDave Liu  * Board info - revision and where boot from
3598bd522ceSDave Liu  */
3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PCF8574A_ADDR	0x39
3618bd522ceSDave Liu 
3628bd522ceSDave Liu /*
3638bd522ceSDave Liu  * Config on-board RTC
3648bd522ceSDave Liu  */
3658bd522ceSDave Liu #define CONFIG_RTC_DS1337	/* ds1339 on board, use ds1337 rtc via i2c */
3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68 /* at address 0x68 */
3678bd522ceSDave Liu 
3688bd522ceSDave Liu /*
3698bd522ceSDave Liu  * General PCI
3708bd522ceSDave Liu  * Addresses are mapped 1-1.
3718bd522ceSDave Liu  */
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE		0x80000000
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS		CONFIG_SYS_PCI_MEM_BASE
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE		0x10000000 /* 256M */
3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE	0x90000000
3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE
3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000 /* 256M */
3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE		0x00000000
3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS		0xE0300000
3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE		0x100000 /* 1M */
3818bd522ceSDave Liu 
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
3846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
3858bd522ceSDave Liu 
3868f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE		0xA0000000
3878f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE	0xA0000000
3888f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA0000000
3898f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
3908f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE	0xB0000000
3918f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE	0x01000000
3928f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
3938f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS	0xB1000000
3948f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
3958f11e34bSAnton Vorontsov 
3968f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE		0xC0000000
3978f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE	0xC0000000
3988f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS	0xC0000000
3998f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000
4008f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE	0xD0000000
4018f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE	0x01000000
4028f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000
4038f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS	0xD1000000
4048f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000
4058f11e34bSAnton Vorontsov 
4068bd522ceSDave Liu #define CONFIG_PCI
407be9b56dfSKim Phillips #define CONFIG_PCIE
4088bd522ceSDave Liu 
4098bd522ceSDave Liu #define CONFIG_PCI_PNP		/* do pci plug-and-play */
4108bd522ceSDave Liu 
4118bd522ceSDave Liu #define CONFIG_EEPRO100
4128bd522ceSDave Liu #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
4148bd522ceSDave Liu 
41525f5f0d4SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB
4166823e9b0SVivek Mahajan #define CONFIG_SYS_SCCR_USBDRCM		3
4176823e9b0SVivek Mahajan 
4186823e9b0SVivek Mahajan #define CONFIG_CMD_USB
4196823e9b0SVivek Mahajan #define CONFIG_USB_STORAGE
4206823e9b0SVivek Mahajan #define CONFIG_USB_EHCI
4216823e9b0SVivek Mahajan #define CONFIG_USB_EHCI_FSL
4226823e9b0SVivek Mahajan #define CONFIG_USB_PHY_TYPE	"utmi"
4236823e9b0SVivek Mahajan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
42425f5f0d4SAnton Vorontsov 
4258bd522ceSDave Liu /*
4268bd522ceSDave Liu  * TSEC
4278bd522ceSDave Liu  */
4288bd522ceSDave Liu #define CONFIG_TSEC_ENET	/* TSEC ethernet support */
4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET	0x24000
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET	0x25000
4326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
4338bd522ceSDave Liu 
4348bd522ceSDave Liu /*
4358bd522ceSDave Liu  * TSEC ethernet configuration
4368bd522ceSDave Liu  */
4378bd522ceSDave Liu #define CONFIG_MII		1 /* MII PHY management */
4388bd522ceSDave Liu #define CONFIG_TSEC1		1
4398bd522ceSDave Liu #define CONFIG_TSEC1_NAME	"eTSEC0"
4408bd522ceSDave Liu #define CONFIG_TSEC2		1
4418bd522ceSDave Liu #define CONFIG_TSEC2_NAME	"eTSEC1"
4428bd522ceSDave Liu #define TSEC1_PHY_ADDR		0
4438bd522ceSDave Liu #define TSEC2_PHY_ADDR		1
4448bd522ceSDave Liu #define TSEC1_PHYIDX		0
4458bd522ceSDave Liu #define TSEC2_PHYIDX		0
4468bd522ceSDave Liu #define TSEC1_FLAGS		TSEC_GIGABIT
4478bd522ceSDave Liu #define TSEC2_FLAGS		TSEC_GIGABIT
4488bd522ceSDave Liu 
4498bd522ceSDave Liu /* Options are: eTSEC[0-1] */
4508bd522ceSDave Liu #define CONFIG_ETHPRIME		"eTSEC1"
4518bd522ceSDave Liu 
4528bd522ceSDave Liu /*
453730e7929SKim Phillips  * SATA
454730e7929SKim Phillips  */
455730e7929SKim Phillips #define CONFIG_LIBATA
456730e7929SKim Phillips #define CONFIG_FSL_SATA
457730e7929SKim Phillips 
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE	2
459730e7929SKim Phillips #define CONFIG_SATA1
4606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET	0x18000
4616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS	FLAGS_DMA
463730e7929SKim Phillips #define CONFIG_SATA2
4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET	0x19000
4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS	FLAGS_DMA
467730e7929SKim Phillips 
468730e7929SKim Phillips #ifdef CONFIG_FSL_SATA
469730e7929SKim Phillips #define CONFIG_LBA48
470730e7929SKim Phillips #define CONFIG_CMD_SATA
471730e7929SKim Phillips #define CONFIG_DOS_PARTITION
472730e7929SKim Phillips #define CONFIG_CMD_EXT2
473730e7929SKim Phillips #endif
474730e7929SKim Phillips 
475730e7929SKim Phillips /*
4768bd522ceSDave Liu  * Environment
4778bd522ceSDave Liu  */
4782e95004dSAnton Vorontsov #if defined(CONFIG_NAND_U_BOOT)
4792e95004dSAnton Vorontsov 	#define CONFIG_ENV_IS_IN_NAND	1
4802e95004dSAnton Vorontsov 	#define CONFIG_ENV_OFFSET		(512 * 1024)
4812e95004dSAnton Vorontsov 	#define CONFIG_ENV_SECT_SIZE	CONFIG_SYS_NAND_BLOCK_SIZE
4822e95004dSAnton Vorontsov 	#define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
4832e95004dSAnton Vorontsov 	#define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
4842e95004dSAnton Vorontsov 	#define CONFIG_ENV_RANGE	(CONFIG_ENV_SECT_SIZE * 4)
4852e95004dSAnton Vorontsov 	#define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + \
4862e95004dSAnton Vorontsov 						 CONFIG_ENV_RANGE)
4872e95004dSAnton Vorontsov #elif !defined(CONFIG_SYS_RAMBOOT)
4885a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
489*6f681b73SJoe Hershberger 	#define CONFIG_ENV_ADDR		\
490*6f681b73SJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
4910e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K(one sector) for env */
4920e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
4938bd522ceSDave Liu #else
4946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH	1	/* Flash is not usable now */
49593f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4970e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
4988bd522ceSDave Liu #endif
4998bd522ceSDave Liu 
5008bd522ceSDave Liu #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
5028bd522ceSDave Liu 
5038bd522ceSDave Liu /*
5048bd522ceSDave Liu  * BOOTP options
5058bd522ceSDave Liu  */
5068bd522ceSDave Liu #define CONFIG_BOOTP_BOOTFILESIZE
5078bd522ceSDave Liu #define CONFIG_BOOTP_BOOTPATH
5088bd522ceSDave Liu #define CONFIG_BOOTP_GATEWAY
5098bd522ceSDave Liu #define CONFIG_BOOTP_HOSTNAME
5108bd522ceSDave Liu 
5118bd522ceSDave Liu /*
5128bd522ceSDave Liu  * Command line configuration.
5138bd522ceSDave Liu  */
5148bd522ceSDave Liu #include <config_cmd_default.h>
5158bd522ceSDave Liu 
5168bd522ceSDave Liu #define CONFIG_CMD_PING
5178bd522ceSDave Liu #define CONFIG_CMD_I2C
5188bd522ceSDave Liu #define CONFIG_CMD_MII
5198bd522ceSDave Liu #define CONFIG_CMD_DATE
5208bd522ceSDave Liu #define CONFIG_CMD_PCI
5218bd522ceSDave Liu 
5222e95004dSAnton Vorontsov #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
523bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
5248bd522ceSDave Liu     #undef CONFIG_CMD_LOADS
5258bd522ceSDave Liu #endif
5268bd522ceSDave Liu 
5278bd522ceSDave Liu #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
528a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
5298bd522ceSDave Liu 
5308bd522ceSDave Liu #undef CONFIG_WATCHDOG		/* watchdog disabled */
5318bd522ceSDave Liu 
5328bd522ceSDave Liu /*
5338bd522ceSDave Liu  * Miscellaneous configurable options
5348bd522ceSDave Liu  */
5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
5366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x2000000 /* default load address */
5376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"=> "	/* Monitor Command Prompt */
5388bd522ceSDave Liu 
5398bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB)
5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024 /* Console I/O Buffer Size */
5418bd522ceSDave Liu #else
5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256 /* Console I/O Buffer Size */
5438bd522ceSDave Liu #endif
5448bd522ceSDave Liu 
545*6f681b73SJoe Hershberger 				/* Print Buffer Size */
546*6f681b73SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
548*6f681b73SJoe Hershberger 				/* Boot Argument Buffer Size */
549*6f681b73SJoe Hershberger #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000	/* decrementer freq: 1ms ticks */
5518bd522ceSDave Liu 
5528bd522ceSDave Liu /*
5538bd522ceSDave Liu  * For booting Linux, the board info and command line data
5549f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
5558bd522ceSDave Liu  * the maximum mapped by the Linux kernel during initialization.
5568bd522ceSDave Liu  */
5579f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
5588bd522ceSDave Liu 
5598bd522ceSDave Liu /*
5608bd522ceSDave Liu  * Core HID Setup
5618bd522ceSDave Liu  */
5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
5641a2e203bSKim Phillips 				 HID0_ENABLE_INSTRUCTION_CACHE | \
5658bd522ceSDave Liu 				 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
5666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
5678bd522ceSDave Liu 
5688bd522ceSDave Liu /*
5698bd522ceSDave Liu  * MMU Setup
5708bd522ceSDave Liu  */
57131d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
5728bd522ceSDave Liu 
5738bd522ceSDave Liu /* DDR: cache cacheable */
574*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
575*6f681b73SJoe Hershberger 				| BATL_PP_10 \
576*6f681b73SJoe Hershberger 				| BATL_MEMCOHERENCE)
577*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
578*6f681b73SJoe Hershberger 				| BATU_BL_128M \
579*6f681b73SJoe Hershberger 				| BATU_VS \
580*6f681b73SJoe Hershberger 				| BATU_VP)
5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
5826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
5838bd522ceSDave Liu 
5848bd522ceSDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
585*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR \
586*6f681b73SJoe Hershberger 				| BATL_PP_10 \
587*6f681b73SJoe Hershberger 				| BATL_CACHEINHIBIT \
588*6f681b73SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
589*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR \
590*6f681b73SJoe Hershberger 				| BATU_BL_8M \
591*6f681b73SJoe Hershberger 				| BATU_VS \
592*6f681b73SJoe Hershberger 				| BATU_VP)
5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
5958bd522ceSDave Liu 
5968bd522ceSDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */
597*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_FLASH_BASE \
598*6f681b73SJoe Hershberger 				| BATL_PP_10 \
599*6f681b73SJoe Hershberger 				| BATL_MEMCOHERENCE)
600*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_FLASH_BASE \
601*6f681b73SJoe Hershberger 				| BATU_BL_32M \
602*6f681b73SJoe Hershberger 				| BATU_VS \
603*6f681b73SJoe Hershberger 				| BATU_VP)
604*6f681b73SJoe Hershberger #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_FLASH_BASE \
605*6f681b73SJoe Hershberger 				| BATL_PP_10 \
606*6f681b73SJoe Hershberger 				| BATL_CACHEINHIBIT \
607*6f681b73SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
6098bd522ceSDave Liu 
6108bd522ceSDave Liu /* Stack in dcache: cacheable, no memory coherence */
6116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
612*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_INIT_RAM_ADDR \
613*6f681b73SJoe Hershberger 				| BATU_BL_128K \
614*6f681b73SJoe Hershberger 				| BATU_VS \
615*6f681b73SJoe Hershberger 				| BATU_VP)
6166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
6176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
6188bd522ceSDave Liu 
6198bd522ceSDave Liu /* PCI MEM space: cacheable */
620*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI_MEM_PHYS \
621*6f681b73SJoe Hershberger 				| BATL_PP_10 \
622*6f681b73SJoe Hershberger 				| BATL_MEMCOHERENCE)
623*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_PCI_MEM_PHYS \
624*6f681b73SJoe Hershberger 				| BATU_BL_256M \
625*6f681b73SJoe Hershberger 				| BATU_VS \
626*6f681b73SJoe Hershberger 				| BATU_VP)
6276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
6286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
6298bd522ceSDave Liu 
6308bd522ceSDave Liu /* PCI MMIO space: cache-inhibit and guarded */
631*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_PCI_MMIO_PHYS \
632*6f681b73SJoe Hershberger 				| BATL_PP_10 \
633*6f681b73SJoe Hershberger 				| BATL_CACHEINHIBIT \
634*6f681b73SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
635*6f681b73SJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_PCI_MMIO_PHYS \
636*6f681b73SJoe Hershberger 				| BATU_BL_256M \
637*6f681b73SJoe Hershberger 				| BATU_VS \
638*6f681b73SJoe Hershberger 				| BATU_VP)
6396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
6406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
6418bd522ceSDave Liu 
6426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	0
6436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	0
6446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
6456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
6468bd522ceSDave Liu 
6476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	0
6486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	0
6496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
6506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
6518bd522ceSDave Liu 
6528bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB)
6538bd522ceSDave Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
6548bd522ceSDave Liu #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
6558bd522ceSDave Liu #endif
6568bd522ceSDave Liu 
6578bd522ceSDave Liu /*
6588bd522ceSDave Liu  * Environment Configuration
6598bd522ceSDave Liu  */
6608bd522ceSDave Liu 
6618bd522ceSDave Liu #define CONFIG_ENV_OVERWRITE
6628bd522ceSDave Liu 
6638bd522ceSDave Liu #if defined(CONFIG_TSEC_ENET)
6648bd522ceSDave Liu #define CONFIG_HAS_ETH0
6658bd522ceSDave Liu #define CONFIG_HAS_ETH1
6668bd522ceSDave Liu #endif
6678bd522ceSDave Liu 
6688bd522ceSDave Liu #define CONFIG_BAUDRATE 115200
6698bd522ceSDave Liu 
67079f516bcSKim Phillips #define CONFIG_LOADADDR 800000	/* default location for tftp and bootm */
6718bd522ceSDave Liu 
6728bd522ceSDave Liu #define CONFIG_BOOTDELAY 6	/* -1 disables auto-boot */
6738bd522ceSDave Liu #undef CONFIG_BOOTARGS		/* the boot command will set bootargs */
6748bd522ceSDave Liu 
6758bd522ceSDave Liu #define CONFIG_EXTRA_ENV_SETTINGS					\
6768bd522ceSDave Liu 	"netdev=eth0\0"							\
6778bd522ceSDave Liu 	"consoledev=ttyS0\0"						\
6788bd522ceSDave Liu 	"ramdiskaddr=1000000\0"						\
6798bd522ceSDave Liu 	"ramdiskfile=ramfs.83xx\0"					\
68079f516bcSKim Phillips 	"fdtaddr=780000\0"						\
6818bd522ceSDave Liu 	"fdtfile=mpc8315erdb.dtb\0"					\
6826823e9b0SVivek Mahajan 	"usb_phy_type=utmi\0"						\
6838bd522ceSDave Liu 	""
6848bd522ceSDave Liu 
6858bd522ceSDave Liu #define CONFIG_NFSBOOTCOMMAND						\
6868bd522ceSDave Liu 	"setenv bootargs root=/dev/nfs rw "				\
6878bd522ceSDave Liu 		"nfsroot=$serverip:$rootpath "				\
688*6f681b73SJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
689*6f681b73SJoe Hershberger 							"$netdev:off "	\
6908bd522ceSDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
6918bd522ceSDave Liu 	"tftp $loadaddr $bootfile;"					\
6928bd522ceSDave Liu 	"tftp $fdtaddr $fdtfile;"					\
6938bd522ceSDave Liu 	"bootm $loadaddr - $fdtaddr"
6948bd522ceSDave Liu 
6958bd522ceSDave Liu #define CONFIG_RAMBOOTCOMMAND						\
6968bd522ceSDave Liu 	"setenv bootargs root=/dev/ram rw "				\
6978bd522ceSDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
6988bd522ceSDave Liu 	"tftp $ramdiskaddr $ramdiskfile;"				\
6998bd522ceSDave Liu 	"tftp $loadaddr $bootfile;"					\
7008bd522ceSDave Liu 	"tftp $fdtaddr $fdtfile;"					\
7018bd522ceSDave Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
7028bd522ceSDave Liu 
7038bd522ceSDave Liu 
7048bd522ceSDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
7058bd522ceSDave Liu 
7068bd522ceSDave Liu #endif	/* __CONFIG_H */
707