18bd522ceSDave Liu /* 28bd522ceSDave Liu * Copyright (C) 2007 Freescale Semiconductor, Inc. 38bd522ceSDave Liu * 48bd522ceSDave Liu * Dave Liu <daveliu@freescale.com> 58bd522ceSDave Liu * 68bd522ceSDave Liu * See file CREDITS for list of people who contributed to this 78bd522ceSDave Liu * project. 88bd522ceSDave Liu * 98bd522ceSDave Liu * This program is free software; you can redistribute it and/or 108bd522ceSDave Liu * modify it under the terms of the GNU General Public License as 118bd522ceSDave Liu * published by the Free Software Foundation; either version 2 of 128bd522ceSDave Liu * the License, or (at your option) any later version. 138bd522ceSDave Liu * 148bd522ceSDave Liu * This program is distributed in the hope that it will be useful, 158bd522ceSDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 168bd522ceSDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 178bd522ceSDave Liu * GNU General Public License for more details. 188bd522ceSDave Liu * 198bd522ceSDave Liu * You should have received a copy of the GNU General Public License 208bd522ceSDave Liu * along with this program; if not, write to the Free Software 218bd522ceSDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 228bd522ceSDave Liu * MA 02111-1307 USA 238bd522ceSDave Liu */ 248bd522ceSDave Liu 258bd522ceSDave Liu #ifndef __CONFIG_H 268bd522ceSDave Liu #define __CONFIG_H 278bd522ceSDave Liu 288bd522ceSDave Liu /* 298bd522ceSDave Liu * High Level Configuration Options 308bd522ceSDave Liu */ 318bd522ceSDave Liu #define CONFIG_E300 1 /* E300 family */ 328bd522ceSDave Liu #define CONFIG_MPC83XX 1 /* MPC83xx family */ 338bd522ceSDave Liu #define CONFIG_MPC831X 1 /* MPC831x CPU family */ 348bd522ceSDave Liu #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */ 358bd522ceSDave Liu #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */ 368bd522ceSDave Liu 378bd522ceSDave Liu /* 388bd522ceSDave Liu * System Clock Setup 398bd522ceSDave Liu */ 408bd522ceSDave Liu #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 418bd522ceSDave Liu #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 428bd522ceSDave Liu 438bd522ceSDave Liu /* 448bd522ceSDave Liu * Hardware Reset Configuration Word 458bd522ceSDave Liu * if CLKIN is 66.66MHz, then 468bd522ceSDave Liu * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz 478bd522ceSDave Liu */ 48*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 498bd522ceSDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 508bd522ceSDave Liu HRCWL_DDR_TO_SCB_CLK_2X1 |\ 518bd522ceSDave Liu HRCWL_SVCOD_DIV_2 |\ 528bd522ceSDave Liu HRCWL_CSB_TO_CLKIN_2X1 |\ 538bd522ceSDave Liu HRCWL_CORE_TO_CSB_3X1) 54*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 558bd522ceSDave Liu HRCWH_PCI_HOST |\ 568bd522ceSDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 578bd522ceSDave Liu HRCWH_CORE_ENABLE |\ 588bd522ceSDave Liu HRCWH_FROM_0X00000100 |\ 598bd522ceSDave Liu HRCWH_BOOTSEQ_DISABLE |\ 608bd522ceSDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 618bd522ceSDave Liu HRCWH_ROM_LOC_LOCAL_16BIT |\ 628bd522ceSDave Liu HRCWH_RL_EXT_LEGACY |\ 638bd522ceSDave Liu HRCWH_TSEC1M_IN_RGMII |\ 648bd522ceSDave Liu HRCWH_TSEC2M_IN_RGMII |\ 658bd522ceSDave Liu HRCWH_BIG_ENDIAN |\ 668bd522ceSDave Liu HRCWH_LALE_NORMAL) 678bd522ceSDave Liu 688bd522ceSDave Liu /* 698bd522ceSDave Liu * System IO Config 708bd522ceSDave Liu */ 71*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 72*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */ 738bd522ceSDave Liu 748bd522ceSDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 758bd522ceSDave Liu 768bd522ceSDave Liu /* 778bd522ceSDave Liu * IMMR new address 788bd522ceSDave Liu */ 79*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 808bd522ceSDave Liu 818bd522ceSDave Liu /* 828bd522ceSDave Liu * Arbiter Setup 838bd522ceSDave Liu */ 84*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 85*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 86*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 878bd522ceSDave Liu 888bd522ceSDave Liu /* 898bd522ceSDave Liu * DDR Setup 908bd522ceSDave Liu */ 91*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 92*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 93*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 94*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 95*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE ( DDRCDR_EN \ 968bd522ceSDave Liu | DDRCDR_PZ_LOZ \ 978bd522ceSDave Liu | DDRCDR_NZ_LOZ \ 988bd522ceSDave Liu | DDRCDR_ODT \ 998bd522ceSDave Liu | DDRCDR_Q_DRN ) 1008bd522ceSDave Liu /* 0x7b880001 */ 1018bd522ceSDave Liu /* 1028bd522ceSDave Liu * Manually set up DDR parameters 1038bd522ceSDave Liu * consist of two chips HY5PS12621BFP-C4 from HYNIX 1048bd522ceSDave Liu */ 105*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 106*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 107*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \ 1088bd522ceSDave Liu | 0x00010000 /* ODT_WR to CSn */ \ 1098bd522ceSDave Liu | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 ) 1108bd522ceSDave Liu /* 0x80010102 */ 111*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 112*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \ 1138bd522ceSDave Liu | ( 0 << TIMING_CFG0_WRT_SHIFT ) \ 1148bd522ceSDave Liu | ( 0 << TIMING_CFG0_RRT_SHIFT ) \ 1158bd522ceSDave Liu | ( 0 << TIMING_CFG0_WWT_SHIFT ) \ 1168bd522ceSDave Liu | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \ 1178bd522ceSDave Liu | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \ 1188bd522ceSDave Liu | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \ 1198bd522ceSDave Liu | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) ) 1208bd522ceSDave Liu /* 0x00220802 */ 121*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_1 ( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \ 1228bd522ceSDave Liu | ( 9 << TIMING_CFG1_ACTTOPRE_SHIFT ) \ 1238bd522ceSDave Liu | ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \ 1248bd522ceSDave Liu | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \ 1258bd522ceSDave Liu | ( 6 << TIMING_CFG1_REFREC_SHIFT ) \ 1268bd522ceSDave Liu | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \ 1278bd522ceSDave Liu | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \ 1288bd522ceSDave Liu | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) ) 1298bd522ceSDave Liu /* 0x39356222 */ 130*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \ 1318bd522ceSDave Liu | ( 4 << TIMING_CFG2_CPO_SHIFT ) \ 1328bd522ceSDave Liu | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \ 1338bd522ceSDave Liu | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \ 1348bd522ceSDave Liu | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \ 1358bd522ceSDave Liu | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \ 1368bd522ceSDave Liu | ( 7 << TIMING_CFG2_FOUR_ACT_SHIFT) ) 1378bd522ceSDave Liu /* 0x121048c7 */ 138*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ( ( 0x0360 << SDRAM_INTERVAL_REFINT_SHIFT ) \ 1398bd522ceSDave Liu | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) ) 1408bd522ceSDave Liu /* 0x03600100 */ 141*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \ 1428bd522ceSDave Liu | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 1438bd522ceSDave Liu | SDRAM_CFG_32_BE ) 1448bd522ceSDave Liu /* 0x43080000 */ 145*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 146*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \ 1478bd522ceSDave Liu | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) ) 1488bd522ceSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 149*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 1508bd522ceSDave Liu 1518bd522ceSDave Liu /* 1528bd522ceSDave Liu * Memory test 1538bd522ceSDave Liu */ 154*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 155*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 156*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 1578bd522ceSDave Liu 1588bd522ceSDave Liu /* 1598bd522ceSDave Liu * The reserved memory 1608bd522ceSDave Liu */ 161*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 1628bd522ceSDave Liu 163*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 164*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT 1658bd522ceSDave Liu #else 166*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_RAMBOOT 1678bd522ceSDave Liu #endif 1688bd522ceSDave Liu 169*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 170*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 1718bd522ceSDave Liu 1728bd522ceSDave Liu /* 1738bd522ceSDave Liu * Initial RAM Base Address Setup 1748bd522ceSDave Liu */ 175*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 176*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 177*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */ 178*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 179*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 1808bd522ceSDave Liu 1818bd522ceSDave Liu /* 1828bd522ceSDave Liu * Local Bus Configuration & Clock Setup 1838bd522ceSDave Liu */ 184*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_2) 185*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00040000 1868bd522ceSDave Liu 1878bd522ceSDave Liu /* 1888bd522ceSDave Liu * FLASH on the Local Bus 1898bd522ceSDave Liu */ 190*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 19100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 192*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 1938bd522ceSDave Liu 194*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 195*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */ 196*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 1978bd522ceSDave Liu 198*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */ 199*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8MB window size */ 2008bd522ceSDave Liu 201*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM ( CONFIG_SYS_FLASH_BASE /* Flash Base address */ \ 2028bd522ceSDave Liu | (2 << BR_PS_SHIFT) /* 16 bit port size */ \ 2038bd522ceSDave Liu | BR_V ) /* valid */ 204*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM ( (~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \ 2058bd522ceSDave Liu | OR_UPM_XAM \ 2068bd522ceSDave Liu | OR_GPCM_CSNT \ 207f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 2088bd522ceSDave Liu | OR_GPCM_XACS \ 2098bd522ceSDave Liu | OR_GPCM_SCY_15 \ 2108bd522ceSDave Liu | OR_GPCM_TRLX \ 2118bd522ceSDave Liu | OR_GPCM_EHTR \ 2128bd522ceSDave Liu | OR_GPCM_EAD ) 2138bd522ceSDave Liu 214*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 215*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 135 /* 127 64KB sectors and 8 8KB top sectors per device */ 2168bd522ceSDave Liu 217*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 218*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 219*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2208bd522ceSDave Liu 2218bd522ceSDave Liu /* 2228bd522ceSDave Liu * NAND Flash on the Local Bus 2238bd522ceSDave Liu */ 224*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */ 225*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 2268bd522ceSDave Liu #define NAND_MAX_CHIPS 1 2278bd522ceSDave Liu #define CONFIG_MTD_NAND_VERIFY_WRITE 2288bd522ceSDave Liu 229*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM ( CONFIG_SYS_NAND_BASE \ 2308bd522ceSDave Liu | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 2318bd522ceSDave Liu | BR_PS_8 /* Port Size = 8 bit */ \ 2328bd522ceSDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 2338bd522ceSDave Liu | BR_V ) /* valid */ 234*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM ( 0xFFFF8000 /* length 32K */ \ 2358bd522ceSDave Liu | OR_FCM_CSCT \ 2368bd522ceSDave Liu | OR_FCM_CST \ 2378bd522ceSDave Liu | OR_FCM_CHT \ 2388bd522ceSDave Liu | OR_FCM_SCY_1 \ 2398bd522ceSDave Liu | OR_FCM_TRLX \ 2408bd522ceSDave Liu | OR_FCM_EHTR ) 2418bd522ceSDave Liu /* 0xFFFF8396 */ 2428bd522ceSDave Liu 243*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 244*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */ 2458bd522ceSDave Liu 2468bd522ceSDave Liu /* 2478bd522ceSDave Liu * Serial Port 2488bd522ceSDave Liu */ 2498bd522ceSDave Liu #define CONFIG_CONS_INDEX 1 2508bd522ceSDave Liu #undef CONFIG_SERIAL_SOFTWARE_FIFO 251*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 252*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 253*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 254*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 2558bd522ceSDave Liu 256*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 2578bd522ceSDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 2588bd522ceSDave Liu 259*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 260*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 2618bd522ceSDave Liu 2628bd522ceSDave Liu /* Use the HUSH parser */ 263*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 264*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 265*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 2668bd522ceSDave Liu #endif 2678bd522ceSDave Liu 2688bd522ceSDave Liu /* Pass open firmware flat tree */ 2698bd522ceSDave Liu #define CONFIG_OF_LIBFDT 1 2708bd522ceSDave Liu #define CONFIG_OF_BOARD_SETUP 1 2718bd522ceSDave Liu #define CONFIG_OF_STDOUT_VIA_ALIAS 1 2728bd522ceSDave Liu 2738bd522ceSDave Liu /* I2C */ 2748bd522ceSDave Liu #define CONFIG_HARD_I2C /* I2C with hardware support */ 2758bd522ceSDave Liu #define CONFIG_FSL_I2C 276*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 277*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 278*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 279*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 280*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 2818bd522ceSDave Liu 2828bd522ceSDave Liu /* 2838bd522ceSDave Liu * Board info - revision and where boot from 2848bd522ceSDave Liu */ 285*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39 2868bd522ceSDave Liu 2878bd522ceSDave Liu /* 2888bd522ceSDave Liu * Config on-board RTC 2898bd522ceSDave Liu */ 2908bd522ceSDave Liu #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ 291*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 2928bd522ceSDave Liu 2938bd522ceSDave Liu /* 2948bd522ceSDave Liu * General PCI 2958bd522ceSDave Liu * Addresses are mapped 1-1. 2968bd522ceSDave Liu */ 297*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 298*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 299*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 300*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 301*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 302*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 303*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 304*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 305*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 3068bd522ceSDave Liu 307*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 308*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 309*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 3108bd522ceSDave Liu 3118bd522ceSDave Liu #define CONFIG_PCI 3128bd522ceSDave Liu #define CONFIG_83XX_GENERIC_PCI 1 /* Use generic PCI setup */ 3138bd522ceSDave Liu 3148bd522ceSDave Liu #define CONFIG_NET_MULTI 3158bd522ceSDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3168bd522ceSDave Liu 3178bd522ceSDave Liu #define CONFIG_EEPRO100 3188bd522ceSDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 319*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 3208bd522ceSDave Liu 3218bd522ceSDave Liu #ifndef CONFIG_NET_MULTI 3228bd522ceSDave Liu #define CONFIG_NET_MULTI 1 3238bd522ceSDave Liu #endif 3248bd522ceSDave Liu 32525f5f0d4SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 32625f5f0d4SAnton Vorontsov 3278bd522ceSDave Liu /* 3288bd522ceSDave Liu * TSEC 3298bd522ceSDave Liu */ 3308bd522ceSDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 331*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 332*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 333*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 334*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 3358bd522ceSDave Liu 3368bd522ceSDave Liu /* 3378bd522ceSDave Liu * TSEC ethernet configuration 3388bd522ceSDave Liu */ 3398bd522ceSDave Liu #define CONFIG_MII 1 /* MII PHY management */ 3408bd522ceSDave Liu #define CONFIG_TSEC1 1 3418bd522ceSDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 3428bd522ceSDave Liu #define CONFIG_TSEC2 1 3438bd522ceSDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 3448bd522ceSDave Liu #define TSEC1_PHY_ADDR 0 3458bd522ceSDave Liu #define TSEC2_PHY_ADDR 1 3468bd522ceSDave Liu #define TSEC1_PHYIDX 0 3478bd522ceSDave Liu #define TSEC2_PHYIDX 0 3488bd522ceSDave Liu #define TSEC1_FLAGS TSEC_GIGABIT 3498bd522ceSDave Liu #define TSEC2_FLAGS TSEC_GIGABIT 3508bd522ceSDave Liu 3518bd522ceSDave Liu /* Options are: eTSEC[0-1] */ 3528bd522ceSDave Liu #define CONFIG_ETHPRIME "eTSEC1" 3538bd522ceSDave Liu 3548bd522ceSDave Liu /* 355730e7929SKim Phillips * SATA 356730e7929SKim Phillips */ 357730e7929SKim Phillips #define CONFIG_LIBATA 358730e7929SKim Phillips #define CONFIG_FSL_SATA 359730e7929SKim Phillips 360*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 361730e7929SKim Phillips #define CONFIG_SATA1 362*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 363*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 364*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 365730e7929SKim Phillips #define CONFIG_SATA2 366*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 367*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 368*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 369730e7929SKim Phillips 370730e7929SKim Phillips #ifdef CONFIG_FSL_SATA 371730e7929SKim Phillips #define CONFIG_LBA48 372730e7929SKim Phillips #define CONFIG_CMD_SATA 373730e7929SKim Phillips #define CONFIG_DOS_PARTITION 374730e7929SKim Phillips #define CONFIG_CMD_EXT2 375730e7929SKim Phillips #endif 376730e7929SKim Phillips 377730e7929SKim Phillips /* 3788bd522ceSDave Liu * Environment 3798bd522ceSDave Liu */ 380*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT 3815a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 382*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 3830e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 3840e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 3858bd522ceSDave Liu #else 386*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 38793f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 388*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 3890e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 3908bd522ceSDave Liu #endif 3918bd522ceSDave Liu 3928bd522ceSDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 393*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 3948bd522ceSDave Liu 3958bd522ceSDave Liu /* 3968bd522ceSDave Liu * BOOTP options 3978bd522ceSDave Liu */ 3988bd522ceSDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 3998bd522ceSDave Liu #define CONFIG_BOOTP_BOOTPATH 4008bd522ceSDave Liu #define CONFIG_BOOTP_GATEWAY 4018bd522ceSDave Liu #define CONFIG_BOOTP_HOSTNAME 4028bd522ceSDave Liu 4038bd522ceSDave Liu /* 4048bd522ceSDave Liu * Command line configuration. 4058bd522ceSDave Liu */ 4068bd522ceSDave Liu #include <config_cmd_default.h> 4078bd522ceSDave Liu 4088bd522ceSDave Liu #define CONFIG_CMD_PING 4098bd522ceSDave Liu #define CONFIG_CMD_I2C 4108bd522ceSDave Liu #define CONFIG_CMD_MII 4118bd522ceSDave Liu #define CONFIG_CMD_DATE 4128bd522ceSDave Liu #define CONFIG_CMD_PCI 4138bd522ceSDave Liu 414*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 4158bd522ceSDave Liu #undef CONFIG_CMD_ENV 4168bd522ceSDave Liu #undef CONFIG_CMD_LOADS 4178bd522ceSDave Liu #endif 4188bd522ceSDave Liu 4198bd522ceSDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 4208bd522ceSDave Liu 4218bd522ceSDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 4228bd522ceSDave Liu 4238bd522ceSDave Liu /* 4248bd522ceSDave Liu * Miscellaneous configurable options 4258bd522ceSDave Liu */ 426*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 427*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 428*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 4298bd522ceSDave Liu 4308bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 431*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 4328bd522ceSDave Liu #else 433*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 4348bd522ceSDave Liu #endif 4358bd522ceSDave Liu 436*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 437*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 438*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 439*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 4408bd522ceSDave Liu 4418bd522ceSDave Liu /* 4428bd522ceSDave Liu * For booting Linux, the board info and command line data 4438bd522ceSDave Liu * have to be in the first 8 MB of memory, since this is 4448bd522ceSDave Liu * the maximum mapped by the Linux kernel during initialization. 4458bd522ceSDave Liu */ 446*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 4478bd522ceSDave Liu 4488bd522ceSDave Liu /* 4498bd522ceSDave Liu * Core HID Setup 4508bd522ceSDave Liu */ 451*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 452*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 4538bd522ceSDave Liu HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 454*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 4558bd522ceSDave Liu 4568bd522ceSDave Liu /* 4578bd522ceSDave Liu * MMU Setup 4588bd522ceSDave Liu */ 45931d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 4608bd522ceSDave Liu 4618bd522ceSDave Liu /* DDR: cache cacheable */ 462*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 463*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP) 464*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 465*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 4668bd522ceSDave Liu 4678bd522ceSDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 468*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \ 4698bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 470*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP) 471*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 472*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 4738bd522ceSDave Liu 4748bd522ceSDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 475*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 476*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS | BATU_VP) 477*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \ 4788bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 479*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 4808bd522ceSDave Liu 4818bd522ceSDave Liu /* Stack in dcache: cacheable, no memory coherence */ 482*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10) 483*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 484*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 485*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 4868bd522ceSDave Liu 4878bd522ceSDave Liu /* PCI MEM space: cacheable */ 488*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) 489*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 490*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 491*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 4928bd522ceSDave Liu 4938bd522ceSDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 494*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \ 4958bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 496*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 497*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 498*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 4998bd522ceSDave Liu 500*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L 0 501*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U 0 502*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 503*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 5048bd522ceSDave Liu 505*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0 506*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0 507*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 508*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 5098bd522ceSDave Liu 5108bd522ceSDave Liu /* 5118bd522ceSDave Liu * Internal Definitions 5128bd522ceSDave Liu * 5138bd522ceSDave Liu * Boot Flags 5148bd522ceSDave Liu */ 5158bd522ceSDave Liu #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 5168bd522ceSDave Liu #define BOOTFLAG_WARM 0x02 /* Software reboot */ 5178bd522ceSDave Liu 5188bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 5198bd522ceSDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 5208bd522ceSDave Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 5218bd522ceSDave Liu #endif 5228bd522ceSDave Liu 5238bd522ceSDave Liu /* 5248bd522ceSDave Liu * Environment Configuration 5258bd522ceSDave Liu */ 5268bd522ceSDave Liu 5278bd522ceSDave Liu #define CONFIG_ENV_OVERWRITE 5288bd522ceSDave Liu 5298bd522ceSDave Liu #if defined(CONFIG_TSEC_ENET) 5308bd522ceSDave Liu #define CONFIG_HAS_ETH0 5318bd522ceSDave Liu #define CONFIG_ETHADDR 04:00:00:00:00:0A 5328bd522ceSDave Liu #define CONFIG_HAS_ETH1 5338bd522ceSDave Liu #define CONFIG_ETH1ADDR 04:00:00:00:00:0B 5348bd522ceSDave Liu #endif 5358bd522ceSDave Liu 5368bd522ceSDave Liu #define CONFIG_BAUDRATE 115200 5378bd522ceSDave Liu 538b2115757SKim Phillips #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */ 5398bd522ceSDave Liu 5408bd522ceSDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 5418bd522ceSDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 5428bd522ceSDave Liu 5438bd522ceSDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 5448bd522ceSDave Liu "netdev=eth0\0" \ 5458bd522ceSDave Liu "consoledev=ttyS0\0" \ 5468bd522ceSDave Liu "ramdiskaddr=1000000\0" \ 5478bd522ceSDave Liu "ramdiskfile=ramfs.83xx\0" \ 5488bd522ceSDave Liu "fdtaddr=400000\0" \ 5498bd522ceSDave Liu "fdtfile=mpc8315erdb.dtb\0" \ 5508bd522ceSDave Liu "" 5518bd522ceSDave Liu 5528bd522ceSDave Liu #define CONFIG_NFSBOOTCOMMAND \ 5538bd522ceSDave Liu "setenv bootargs root=/dev/nfs rw " \ 5548bd522ceSDave Liu "nfsroot=$serverip:$rootpath " \ 5558bd522ceSDave Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5568bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 5578bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 5588bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 5598bd522ceSDave Liu "bootm $loadaddr - $fdtaddr" 5608bd522ceSDave Liu 5618bd522ceSDave Liu #define CONFIG_RAMBOOTCOMMAND \ 5628bd522ceSDave Liu "setenv bootargs root=/dev/ram rw " \ 5638bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 5648bd522ceSDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 5658bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 5668bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 5678bd522ceSDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 5688bd522ceSDave Liu 5698bd522ceSDave Liu 5708bd522ceSDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 5718bd522ceSDave Liu 5728bd522ceSDave Liu #endif /* __CONFIG_H */ 573