18bd522ceSDave Liu /* 2e8d3ca8bSScott Wood * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. 38bd522ceSDave Liu * 48bd522ceSDave Liu * Dave Liu <daveliu@freescale.com> 58bd522ceSDave Liu * 68bd522ceSDave Liu * See file CREDITS for list of people who contributed to this 78bd522ceSDave Liu * project. 88bd522ceSDave Liu * 98bd522ceSDave Liu * This program is free software; you can redistribute it and/or 108bd522ceSDave Liu * modify it under the terms of the GNU General Public License as 118bd522ceSDave Liu * published by the Free Software Foundation; either version 2 of 128bd522ceSDave Liu * the License, or (at your option) any later version. 138bd522ceSDave Liu * 148bd522ceSDave Liu * This program is distributed in the hope that it will be useful, 158bd522ceSDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 168bd522ceSDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 178bd522ceSDave Liu * GNU General Public License for more details. 188bd522ceSDave Liu * 198bd522ceSDave Liu * You should have received a copy of the GNU General Public License 208bd522ceSDave Liu * along with this program; if not, write to the Free Software 218bd522ceSDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 228bd522ceSDave Liu * MA 02111-1307 USA 238bd522ceSDave Liu */ 248bd522ceSDave Liu 258bd522ceSDave Liu #ifndef __CONFIG_H 268bd522ceSDave Liu #define __CONFIG_H 278bd522ceSDave Liu 28d24f2d32SWolfgang Denk #ifdef CONFIG_NAND 292e95004dSAnton Vorontsov #define CONFIG_NAND_U_BOOT 1 302ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0x00100000 312ae18241SWolfgang Denk #endif 322ae18241SWolfgang Denk 332ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 342ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 352e95004dSAnton Vorontsov #endif 362e95004dSAnton Vorontsov 378bd522ceSDave Liu /* 388bd522ceSDave Liu * High Level Configuration Options 398bd522ceSDave Liu */ 408bd522ceSDave Liu #define CONFIG_E300 1 /* E300 family */ 410f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 422c7920afSPeter Tyser #define CONFIG_MPC831x 1 /* MPC831x CPU family */ 438bd522ceSDave Liu #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */ 448bd522ceSDave Liu #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */ 458bd522ceSDave Liu 468bd522ceSDave Liu /* 478bd522ceSDave Liu * System Clock Setup 488bd522ceSDave Liu */ 498bd522ceSDave Liu #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 508bd522ceSDave Liu #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 518bd522ceSDave Liu 528bd522ceSDave Liu /* 538bd522ceSDave Liu * Hardware Reset Configuration Word 548bd522ceSDave Liu * if CLKIN is 66.66MHz, then 558bd522ceSDave Liu * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz 568bd522ceSDave Liu */ 576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 588bd522ceSDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 598bd522ceSDave Liu HRCWL_DDR_TO_SCB_CLK_2X1 |\ 608bd522ceSDave Liu HRCWL_SVCOD_DIV_2 |\ 618bd522ceSDave Liu HRCWL_CSB_TO_CLKIN_2X1 |\ 628bd522ceSDave Liu HRCWL_CORE_TO_CSB_3X1) 632e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH_BASE (\ 648bd522ceSDave Liu HRCWH_PCI_HOST |\ 658bd522ceSDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 668bd522ceSDave Liu HRCWH_CORE_ENABLE |\ 678bd522ceSDave Liu HRCWH_BOOTSEQ_DISABLE |\ 688bd522ceSDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 698bd522ceSDave Liu HRCWH_TSEC1M_IN_RGMII |\ 708bd522ceSDave Liu HRCWH_TSEC2M_IN_RGMII |\ 718bd522ceSDave Liu HRCWH_BIG_ENDIAN |\ 728bd522ceSDave Liu HRCWH_LALE_NORMAL) 738bd522ceSDave Liu 742e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL 752e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 762e95004dSAnton Vorontsov HRCWH_FROM_0XFFF00100 |\ 772e95004dSAnton Vorontsov HRCWH_ROM_LOC_NAND_SP_8BIT |\ 782e95004dSAnton Vorontsov HRCWH_RL_EXT_NAND) 792e95004dSAnton Vorontsov #else 802e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 812e95004dSAnton Vorontsov HRCWH_FROM_0X00000100 |\ 822e95004dSAnton Vorontsov HRCWH_ROM_LOC_LOCAL_16BIT |\ 832e95004dSAnton Vorontsov HRCWH_RL_EXT_LEGACY) 842e95004dSAnton Vorontsov #endif 852e95004dSAnton Vorontsov 868bd522ceSDave Liu /* 878bd522ceSDave Liu * System IO Config 888bd522ceSDave Liu */ 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */ 918bd522ceSDave Liu 928bd522ceSDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 93b8b71ffbSAnton Vorontsov #define CONFIG_HWCONFIG 948bd522ceSDave Liu 958bd522ceSDave Liu /* 968bd522ceSDave Liu * IMMR new address 978bd522ceSDave Liu */ 986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 998bd522ceSDave Liu 1002e95004dSAnton Vorontsov #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) 1012e95004dSAnton Vorontsov #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR 1022e95004dSAnton Vorontsov #endif 1032e95004dSAnton Vorontsov 1048bd522ceSDave Liu /* 1058bd522ceSDave Liu * Arbiter Setup 1068bd522ceSDave Liu */ 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 1108bd522ceSDave Liu 1118bd522ceSDave Liu /* 1128bd522ceSDave Liu * DDR Setup 1138bd522ceSDave Liu */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE ( DDRCDR_EN \ 1198bd522ceSDave Liu | DDRCDR_PZ_LOZ \ 1208bd522ceSDave Liu | DDRCDR_NZ_LOZ \ 1218bd522ceSDave Liu | DDRCDR_ODT \ 1228bd522ceSDave Liu | DDRCDR_Q_DRN ) 1238bd522ceSDave Liu /* 0x7b880001 */ 1248bd522ceSDave Liu /* 1258bd522ceSDave Liu * Manually set up DDR parameters 1268bd522ceSDave Liu * consist of two chips HY5PS12621BFP-C4 from HYNIX 1278bd522ceSDave Liu */ 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \ 1318bd522ceSDave Liu | 0x00010000 /* ODT_WR to CSn */ \ 1328bd522ceSDave Liu | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 ) 1338bd522ceSDave Liu /* 0x80010102 */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \ 1368bd522ceSDave Liu | ( 0 << TIMING_CFG0_WRT_SHIFT ) \ 1378bd522ceSDave Liu | ( 0 << TIMING_CFG0_RRT_SHIFT ) \ 1388bd522ceSDave Liu | ( 0 << TIMING_CFG0_WWT_SHIFT ) \ 1398bd522ceSDave Liu | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \ 1408bd522ceSDave Liu | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \ 1418bd522ceSDave Liu | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \ 1428bd522ceSDave Liu | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) ) 1438bd522ceSDave Liu /* 0x00220802 */ 1442f2a5c37SHoward Gregory #define CONFIG_SYS_DDR_TIMING_1 ( ( 2 << TIMING_CFG1_PRETOACT_SHIFT ) \ 1452f2a5c37SHoward Gregory | ( 7 << TIMING_CFG1_ACTTOPRE_SHIFT ) \ 1462f2a5c37SHoward Gregory | ( 2 << TIMING_CFG1_ACTTORW_SHIFT ) \ 1478bd522ceSDave Liu | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \ 1488bd522ceSDave Liu | ( 6 << TIMING_CFG1_REFREC_SHIFT ) \ 1498bd522ceSDave Liu | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \ 1508bd522ceSDave Liu | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \ 1518bd522ceSDave Liu | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) ) 1522f2a5c37SHoward Gregory /* 0x27256222 */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \ 1548bd522ceSDave Liu | ( 4 << TIMING_CFG2_CPO_SHIFT ) \ 1558bd522ceSDave Liu | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \ 1568bd522ceSDave Liu | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \ 1578bd522ceSDave Liu | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \ 1588bd522ceSDave Liu | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \ 1592f2a5c37SHoward Gregory | ( 5 << TIMING_CFG2_FOUR_ACT_SHIFT) ) 1602f2a5c37SHoward Gregory /* 0x121048c5 */ 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ( ( 0x0360 << SDRAM_INTERVAL_REFINT_SHIFT ) \ 1628bd522ceSDave Liu | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) ) 1638bd522ceSDave Liu /* 0x03600100 */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \ 1658bd522ceSDave Liu | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 1668bd522ceSDave Liu | SDRAM_CFG_32_BE ) 1678bd522ceSDave Liu /* 0x43080000 */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \ 1708bd522ceSDave Liu | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) ) 1718bd522ceSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 1738bd522ceSDave Liu 1748bd522ceSDave Liu /* 1758bd522ceSDave Liu * Memory test 1768bd522ceSDave Liu */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 1808bd522ceSDave Liu 1818bd522ceSDave Liu /* 1828bd522ceSDave Liu * The reserved memory 1838bd522ceSDave Liu */ 18414d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 1858bd522ceSDave Liu 1861ac5744eSDave Liu #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 1888bd522ceSDave Liu 1898bd522ceSDave Liu /* 1908bd522ceSDave Liu * Initial RAM Base Address Setup 1918bd522ceSDave Liu */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 194553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 195*25ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1968bd522ceSDave Liu 1978bd522ceSDave Liu /* 1988bd522ceSDave Liu * Local Bus Configuration & Clock Setup 1998bd522ceSDave Liu */ 200c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 201c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00040000 2030914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 2048bd522ceSDave Liu 2058bd522ceSDave Liu /* 2068bd522ceSDave Liu * FLASH on the Local Bus 2078bd522ceSDave Liu */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 20900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 2118bd522ceSDave Liu 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */ 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 2158bd522ceSDave Liu 2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */ 2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8MB window size */ 2188bd522ceSDave Liu 2192e95004dSAnton Vorontsov #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \ 2208bd522ceSDave Liu | (2 << BR_PS_SHIFT) /* 16 bit port size */ \ 2218bd522ceSDave Liu | BR_V ) /* valid */ 2222e95004dSAnton Vorontsov #define CONFIG_SYS_NOR_OR_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \ 2238bd522ceSDave Liu | OR_UPM_XAM \ 2248bd522ceSDave Liu | OR_GPCM_CSNT \ 225f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 2268bd522ceSDave Liu | OR_GPCM_XACS \ 2278bd522ceSDave Liu | OR_GPCM_SCY_15 \ 2288bd522ceSDave Liu | OR_GPCM_TRLX \ 2298bd522ceSDave Liu | OR_GPCM_EHTR \ 2308bd522ceSDave Liu | OR_GPCM_EAD ) 2318bd522ceSDave Liu 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 135 /* 127 64KB sectors and 8 8KB top sectors per device */ 2348bd522ceSDave Liu 2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2388bd522ceSDave Liu 2398bd522ceSDave Liu /* 2408bd522ceSDave Liu * NAND Flash on the Local Bus 2418bd522ceSDave Liu */ 2422e95004dSAnton Vorontsov 2432e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL 2442e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFFF00000 2452e95004dSAnton Vorontsov #else 2462e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xE0600000 2472e95004dSAnton Vorontsov #endif 2482e95004dSAnton Vorontsov 249e8d3ca8bSScott Wood #define CONFIG_MTD_DEVICE 250e8d3ca8bSScott Wood #define CONFIG_MTD_PARTITION 251e8d3ca8bSScott Wood #define CONFIG_CMD_MTDPARTS 252e8d3ca8bSScott Wood #define MTDIDS_DEFAULT "nand0=e0600000.flash" 253e8d3ca8bSScott Wood #define MTDPARTS_DEFAULT \ 254e8d3ca8bSScott Wood "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)" 255e8d3ca8bSScott Wood 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 2571ac5744eSDave Liu #define CONFIG_MTD_NAND_VERIFY_WRITE 1 2581ac5744eSDave Liu #define CONFIG_CMD_NAND 1 2591ac5744eSDave Liu #define CONFIG_NAND_FSL_ELBC 1 2602e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE 16384 2618bd522ceSDave Liu 2622e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 2632e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 2642e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 2652e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 2662e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 2672e95004dSAnton Vorontsov 2682e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \ 2698bd522ceSDave Liu | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 2708bd522ceSDave Liu | BR_PS_8 /* Port Size = 8 bit */ \ 2718bd522ceSDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 2728bd522ceSDave Liu | BR_V ) /* valid */ 2732e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFF8000 /* length 32K */ \ 2748bd522ceSDave Liu | OR_FCM_CSCT \ 2758bd522ceSDave Liu | OR_FCM_CST \ 2768bd522ceSDave Liu | OR_FCM_CHT \ 2778bd522ceSDave Liu | OR_FCM_SCY_1 \ 2788bd522ceSDave Liu | OR_FCM_TRLX \ 2798bd522ceSDave Liu | OR_FCM_EHTR ) 2808bd522ceSDave Liu /* 0xFFFF8396 */ 2818bd522ceSDave Liu 2822e95004dSAnton Vorontsov #ifdef CONFIG_NAND_U_BOOT 2832e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM 2842e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM 2852e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM 2862e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM 2872e95004dSAnton Vorontsov #else 2882e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM 2892e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM 2902e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM 2912e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM 2922e95004dSAnton Vorontsov #endif 2932e95004dSAnton Vorontsov 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */ 2968bd522ceSDave Liu 2972e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM 2982e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM 2992e95004dSAnton Vorontsov 3002e95004dSAnton Vorontsov #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \ 3012e95004dSAnton Vorontsov !defined(CONFIG_NAND_SPL) 3022e95004dSAnton Vorontsov #define CONFIG_SYS_RAMBOOT 3032e95004dSAnton Vorontsov #else 3042e95004dSAnton Vorontsov #undef CONFIG_SYS_RAMBOOT 3052e95004dSAnton Vorontsov #endif 3062e95004dSAnton Vorontsov 3078bd522ceSDave Liu /* 3088bd522ceSDave Liu * Serial Port 3098bd522ceSDave Liu */ 3108bd522ceSDave Liu #define CONFIG_CONS_INDEX 1 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3142e95004dSAnton Vorontsov #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2) 3158bd522ceSDave Liu 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 3178bd522ceSDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 3188bd522ceSDave Liu 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 3218bd522ceSDave Liu 3228bd522ceSDave Liu /* Use the HUSH parser */ 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 3268bd522ceSDave Liu #endif 3278bd522ceSDave Liu 3288bd522ceSDave Liu /* Pass open firmware flat tree */ 3298bd522ceSDave Liu #define CONFIG_OF_LIBFDT 1 3308bd522ceSDave Liu #define CONFIG_OF_BOARD_SETUP 1 3318bd522ceSDave Liu #define CONFIG_OF_STDOUT_VIA_ALIAS 1 3328bd522ceSDave Liu 3338bd522ceSDave Liu /* I2C */ 3348bd522ceSDave Liu #define CONFIG_HARD_I2C /* I2C with hardware support */ 3358bd522ceSDave Liu #define CONFIG_FSL_I2C 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 3418bd522ceSDave Liu 3428bd522ceSDave Liu /* 3438bd522ceSDave Liu * Board info - revision and where boot from 3448bd522ceSDave Liu */ 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39 3468bd522ceSDave Liu 3478bd522ceSDave Liu /* 3488bd522ceSDave Liu * Config on-board RTC 3498bd522ceSDave Liu */ 3508bd522ceSDave Liu #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 3528bd522ceSDave Liu 3538bd522ceSDave Liu /* 3548bd522ceSDave Liu * General PCI 3558bd522ceSDave Liu * Addresses are mapped 1-1. 3568bd522ceSDave Liu */ 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 3668bd522ceSDave Liu 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 3708bd522ceSDave Liu 3718f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3728f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 3738f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 3748f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3758f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 3768f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 3778f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3788f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 3798f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3808f11e34bSAnton Vorontsov 3818f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3828f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000 3838f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000 3848f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3858f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000 3868f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000 3878f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3888f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000 3898f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3908f11e34bSAnton Vorontsov 3918bd522ceSDave Liu #define CONFIG_PCI 392be9b56dfSKim Phillips #define CONFIG_PCIE 3938bd522ceSDave Liu 3948bd522ceSDave Liu #define CONFIG_NET_MULTI 3958bd522ceSDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3968bd522ceSDave Liu 3978bd522ceSDave Liu #define CONFIG_EEPRO100 3988bd522ceSDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 4008bd522ceSDave Liu 4018bd522ceSDave Liu #ifndef CONFIG_NET_MULTI 4028bd522ceSDave Liu #define CONFIG_NET_MULTI 1 4038bd522ceSDave Liu #endif 4048bd522ceSDave Liu 40525f5f0d4SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 4066823e9b0SVivek Mahajan #define CONFIG_SYS_SCCR_USBDRCM 3 4076823e9b0SVivek Mahajan 4086823e9b0SVivek Mahajan #define CONFIG_CMD_USB 4096823e9b0SVivek Mahajan #define CONFIG_USB_STORAGE 4106823e9b0SVivek Mahajan #define CONFIG_USB_EHCI 4116823e9b0SVivek Mahajan #define CONFIG_USB_EHCI_FSL 4126823e9b0SVivek Mahajan #define CONFIG_USB_PHY_TYPE "utmi" 4136823e9b0SVivek Mahajan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 41425f5f0d4SAnton Vorontsov 4158bd522ceSDave Liu /* 4168bd522ceSDave Liu * TSEC 4178bd522ceSDave Liu */ 4188bd522ceSDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 4196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 4238bd522ceSDave Liu 4248bd522ceSDave Liu /* 4258bd522ceSDave Liu * TSEC ethernet configuration 4268bd522ceSDave Liu */ 4278bd522ceSDave Liu #define CONFIG_MII 1 /* MII PHY management */ 4288bd522ceSDave Liu #define CONFIG_TSEC1 1 4298bd522ceSDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 4308bd522ceSDave Liu #define CONFIG_TSEC2 1 4318bd522ceSDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 4328bd522ceSDave Liu #define TSEC1_PHY_ADDR 0 4338bd522ceSDave Liu #define TSEC2_PHY_ADDR 1 4348bd522ceSDave Liu #define TSEC1_PHYIDX 0 4358bd522ceSDave Liu #define TSEC2_PHYIDX 0 4368bd522ceSDave Liu #define TSEC1_FLAGS TSEC_GIGABIT 4378bd522ceSDave Liu #define TSEC2_FLAGS TSEC_GIGABIT 4388bd522ceSDave Liu 4398bd522ceSDave Liu /* Options are: eTSEC[0-1] */ 4408bd522ceSDave Liu #define CONFIG_ETHPRIME "eTSEC1" 4418bd522ceSDave Liu 4428bd522ceSDave Liu /* 443730e7929SKim Phillips * SATA 444730e7929SKim Phillips */ 445730e7929SKim Phillips #define CONFIG_LIBATA 446730e7929SKim Phillips #define CONFIG_FSL_SATA 447730e7929SKim Phillips 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 449730e7929SKim Phillips #define CONFIG_SATA1 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 453730e7929SKim Phillips #define CONFIG_SATA2 4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 457730e7929SKim Phillips 458730e7929SKim Phillips #ifdef CONFIG_FSL_SATA 459730e7929SKim Phillips #define CONFIG_LBA48 460730e7929SKim Phillips #define CONFIG_CMD_SATA 461730e7929SKim Phillips #define CONFIG_DOS_PARTITION 462730e7929SKim Phillips #define CONFIG_CMD_EXT2 463730e7929SKim Phillips #endif 464730e7929SKim Phillips 465730e7929SKim Phillips /* 4668bd522ceSDave Liu * Environment 4678bd522ceSDave Liu */ 4682e95004dSAnton Vorontsov #if defined(CONFIG_NAND_U_BOOT) 4692e95004dSAnton Vorontsov #define CONFIG_ENV_IS_IN_NAND 1 4702e95004dSAnton Vorontsov #define CONFIG_ENV_OFFSET (512 * 1024) 4712e95004dSAnton Vorontsov #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 4722e95004dSAnton Vorontsov #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 4732e95004dSAnton Vorontsov #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 4742e95004dSAnton Vorontsov #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4) 4752e95004dSAnton Vorontsov #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 4762e95004dSAnton Vorontsov CONFIG_ENV_RANGE) 4772e95004dSAnton Vorontsov #elif !defined(CONFIG_SYS_RAMBOOT) 4785a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4800e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 4810e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4828bd522ceSDave Liu #else 4836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 48493f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4860e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4878bd522ceSDave Liu #endif 4888bd522ceSDave Liu 4898bd522ceSDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4918bd522ceSDave Liu 4928bd522ceSDave Liu /* 4938bd522ceSDave Liu * BOOTP options 4948bd522ceSDave Liu */ 4958bd522ceSDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 4968bd522ceSDave Liu #define CONFIG_BOOTP_BOOTPATH 4978bd522ceSDave Liu #define CONFIG_BOOTP_GATEWAY 4988bd522ceSDave Liu #define CONFIG_BOOTP_HOSTNAME 4998bd522ceSDave Liu 5008bd522ceSDave Liu /* 5018bd522ceSDave Liu * Command line configuration. 5028bd522ceSDave Liu */ 5038bd522ceSDave Liu #include <config_cmd_default.h> 5048bd522ceSDave Liu 5058bd522ceSDave Liu #define CONFIG_CMD_PING 5068bd522ceSDave Liu #define CONFIG_CMD_I2C 5078bd522ceSDave Liu #define CONFIG_CMD_MII 5088bd522ceSDave Liu #define CONFIG_CMD_DATE 5098bd522ceSDave Liu #define CONFIG_CMD_PCI 5108bd522ceSDave Liu 5112e95004dSAnton Vorontsov #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT) 512bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 5138bd522ceSDave Liu #undef CONFIG_CMD_LOADS 5148bd522ceSDave Liu #endif 5158bd522ceSDave Liu 5168bd522ceSDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 517a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 5188bd522ceSDave Liu 5198bd522ceSDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 5208bd522ceSDave Liu 5218bd522ceSDave Liu /* 5228bd522ceSDave Liu * Miscellaneous configurable options 5238bd522ceSDave Liu */ 5246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 5278bd522ceSDave Liu 5288bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 5296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 5308bd522ceSDave Liu #else 5316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 5328bd522ceSDave Liu #endif 5338bd522ceSDave Liu 5346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 5388bd522ceSDave Liu 5398bd522ceSDave Liu /* 5408bd522ceSDave Liu * For booting Linux, the board info and command line data 5419f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 5428bd522ceSDave Liu * the maximum mapped by the Linux kernel during initialization. 5438bd522ceSDave Liu */ 5449f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 5458bd522ceSDave Liu 5468bd522ceSDave Liu /* 5478bd522ceSDave Liu * Core HID Setup 5488bd522ceSDave Liu */ 5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 5511a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE | \ 5528bd522ceSDave Liu HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 5536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 5548bd522ceSDave Liu 5558bd522ceSDave Liu /* 5568bd522ceSDave Liu * MMU Setup 5578bd522ceSDave Liu */ 55831d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 5598bd522ceSDave Liu 5608bd522ceSDave Liu /* DDR: cache cacheable */ 5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP) 5636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 5658bd522ceSDave Liu 5668bd522ceSDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \ 5688bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP) 5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 5728bd522ceSDave Liu 5738bd522ceSDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 5752e95004dSAnton Vorontsov #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | \ 5762e95004dSAnton Vorontsov BATU_VS | BATU_VP) 5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \ 5788bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 5808bd522ceSDave Liu 5818bd522ceSDave Liu /* Stack in dcache: cacheable, no memory coherence */ 5826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10) 5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 5868bd522ceSDave Liu 5878bd522ceSDave Liu /* PCI MEM space: cacheable */ 5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) 5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 5906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 5928bd522ceSDave Liu 5938bd522ceSDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \ 5958bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 5998bd522ceSDave Liu 6006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L 0 6016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U 0 6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6048bd522ceSDave Liu 6056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0 6066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0 6076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 6098bd522ceSDave Liu 6108bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 6118bd522ceSDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 6128bd522ceSDave Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 6138bd522ceSDave Liu #endif 6148bd522ceSDave Liu 6158bd522ceSDave Liu /* 6168bd522ceSDave Liu * Environment Configuration 6178bd522ceSDave Liu */ 6188bd522ceSDave Liu 6198bd522ceSDave Liu #define CONFIG_ENV_OVERWRITE 6208bd522ceSDave Liu 6218bd522ceSDave Liu #if defined(CONFIG_TSEC_ENET) 6228bd522ceSDave Liu #define CONFIG_HAS_ETH0 6238bd522ceSDave Liu #define CONFIG_HAS_ETH1 6248bd522ceSDave Liu #endif 6258bd522ceSDave Liu 6268bd522ceSDave Liu #define CONFIG_BAUDRATE 115200 6278bd522ceSDave Liu 62879f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 6298bd522ceSDave Liu 6308bd522ceSDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 6318bd522ceSDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 6328bd522ceSDave Liu 6338bd522ceSDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 6348bd522ceSDave Liu "netdev=eth0\0" \ 6358bd522ceSDave Liu "consoledev=ttyS0\0" \ 6368bd522ceSDave Liu "ramdiskaddr=1000000\0" \ 6378bd522ceSDave Liu "ramdiskfile=ramfs.83xx\0" \ 63879f516bcSKim Phillips "fdtaddr=780000\0" \ 6398bd522ceSDave Liu "fdtfile=mpc8315erdb.dtb\0" \ 6406823e9b0SVivek Mahajan "usb_phy_type=utmi\0" \ 6418bd522ceSDave Liu "" 6428bd522ceSDave Liu 6438bd522ceSDave Liu #define CONFIG_NFSBOOTCOMMAND \ 6448bd522ceSDave Liu "setenv bootargs root=/dev/nfs rw " \ 6458bd522ceSDave Liu "nfsroot=$serverip:$rootpath " \ 6468bd522ceSDave Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 6478bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 6488bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 6498bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 6508bd522ceSDave Liu "bootm $loadaddr - $fdtaddr" 6518bd522ceSDave Liu 6528bd522ceSDave Liu #define CONFIG_RAMBOOTCOMMAND \ 6538bd522ceSDave Liu "setenv bootargs root=/dev/ram rw " \ 6548bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 6558bd522ceSDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 6568bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 6578bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 6588bd522ceSDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 6598bd522ceSDave Liu 6608bd522ceSDave Liu 6618bd522ceSDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 6628bd522ceSDave Liu 6638bd522ceSDave Liu #endif /* __CONFIG_H */ 664