18bd522ceSDave Liu /* 2e8d3ca8bSScott Wood * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. 38bd522ceSDave Liu * 48bd522ceSDave Liu * Dave Liu <daveliu@freescale.com> 58bd522ceSDave Liu * 6*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 78bd522ceSDave Liu */ 88bd522ceSDave Liu 98bd522ceSDave Liu #ifndef __CONFIG_H 108bd522ceSDave Liu #define __CONFIG_H 118bd522ceSDave Liu 12f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 13f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 14f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 15f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 16f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 17f1c574d4SScott Wood 18f1c574d4SScott Wood #ifdef CONFIG_NAND_U_BOOT 19f1c574d4SScott Wood #define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */ 20f1c574d4SScott Wood #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000 21f1c574d4SScott Wood #ifdef CONFIG_NAND_SPL 22f1c574d4SScott Wood #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */ 23f1c574d4SScott Wood #endif /* CONFIG_NAND_SPL */ 24f1c574d4SScott Wood #endif /* CONFIG_NAND_U_BOOT */ 252ae18241SWolfgang Denk 262ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 272ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 282e95004dSAnton Vorontsov #endif 292e95004dSAnton Vorontsov 30f1c574d4SScott Wood #ifndef CONFIG_SYS_MONITOR_BASE 31f1c574d4SScott Wood #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 32f1c574d4SScott Wood #endif 33f1c574d4SScott Wood 348bd522ceSDave Liu /* 358bd522ceSDave Liu * High Level Configuration Options 368bd522ceSDave Liu */ 378bd522ceSDave Liu #define CONFIG_E300 1 /* E300 family */ 380f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 392c7920afSPeter Tyser #define CONFIG_MPC831x 1 /* MPC831x CPU family */ 408bd522ceSDave Liu #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */ 418bd522ceSDave Liu #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */ 428bd522ceSDave Liu 438bd522ceSDave Liu /* 448bd522ceSDave Liu * System Clock Setup 458bd522ceSDave Liu */ 468bd522ceSDave Liu #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 478bd522ceSDave Liu #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 488bd522ceSDave Liu 498bd522ceSDave Liu /* 508bd522ceSDave Liu * Hardware Reset Configuration Word 518bd522ceSDave Liu * if CLKIN is 66.66MHz, then 528bd522ceSDave Liu * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz 538bd522ceSDave Liu */ 546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 558bd522ceSDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 568bd522ceSDave Liu HRCWL_DDR_TO_SCB_CLK_2X1 |\ 578bd522ceSDave Liu HRCWL_SVCOD_DIV_2 |\ 588bd522ceSDave Liu HRCWL_CSB_TO_CLKIN_2X1 |\ 598bd522ceSDave Liu HRCWL_CORE_TO_CSB_3X1) 602e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH_BASE (\ 618bd522ceSDave Liu HRCWH_PCI_HOST |\ 628bd522ceSDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 638bd522ceSDave Liu HRCWH_CORE_ENABLE |\ 648bd522ceSDave Liu HRCWH_BOOTSEQ_DISABLE |\ 658bd522ceSDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 668bd522ceSDave Liu HRCWH_TSEC1M_IN_RGMII |\ 678bd522ceSDave Liu HRCWH_TSEC2M_IN_RGMII |\ 688bd522ceSDave Liu HRCWH_BIG_ENDIAN |\ 698bd522ceSDave Liu HRCWH_LALE_NORMAL) 708bd522ceSDave Liu 712e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL 722e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 732e95004dSAnton Vorontsov HRCWH_FROM_0XFFF00100 |\ 742e95004dSAnton Vorontsov HRCWH_ROM_LOC_NAND_SP_8BIT |\ 752e95004dSAnton Vorontsov HRCWH_RL_EXT_NAND) 762e95004dSAnton Vorontsov #else 772e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 782e95004dSAnton Vorontsov HRCWH_FROM_0X00000100 |\ 792e95004dSAnton Vorontsov HRCWH_ROM_LOC_LOCAL_16BIT |\ 802e95004dSAnton Vorontsov HRCWH_RL_EXT_LEGACY) 812e95004dSAnton Vorontsov #endif 822e95004dSAnton Vorontsov 838bd522ceSDave Liu /* 848bd522ceSDave Liu * System IO Config 858bd522ceSDave Liu */ 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */ 888bd522ceSDave Liu 898bd522ceSDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 90b8b71ffbSAnton Vorontsov #define CONFIG_HWCONFIG 918bd522ceSDave Liu 928bd522ceSDave Liu /* 938bd522ceSDave Liu * IMMR new address 948bd522ceSDave Liu */ 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 968bd522ceSDave Liu 972e95004dSAnton Vorontsov #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) 982e95004dSAnton Vorontsov #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR 992e95004dSAnton Vorontsov #endif 1002e95004dSAnton Vorontsov 1018bd522ceSDave Liu /* 1028bd522ceSDave Liu * Arbiter Setup 1038bd522ceSDave Liu */ 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 1078bd522ceSDave Liu 1088bd522ceSDave Liu /* 1098bd522ceSDave Liu * DDR Setup 1108bd522ceSDave Liu */ 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ 1168bd522ceSDave Liu | DDRCDR_PZ_LOZ \ 1178bd522ceSDave Liu | DDRCDR_NZ_LOZ \ 1188bd522ceSDave Liu | DDRCDR_ODT \ 1198bd522ceSDave Liu | DDRCDR_Q_DRN) 1208bd522ceSDave Liu /* 0x7b880001 */ 1218bd522ceSDave Liu /* 1228bd522ceSDave Liu * Manually set up DDR parameters 1238bd522ceSDave Liu * consist of two chips HY5PS12621BFP-C4 from HYNIX 1248bd522ceSDave Liu */ 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1282fef4020SJoe Hershberger | CSCONFIG_ODT_RD_NEVER \ 1292fef4020SJoe Hershberger | CSCONFIG_ODT_WR_ONLY_CURRENT \ 1306f681b73SJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 1316f681b73SJoe Hershberger | CSCONFIG_COL_BIT_10) 1328bd522ceSDave Liu /* 0x80010102 */ 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 1358bd522ceSDave Liu | (0 << TIMING_CFG0_WRT_SHIFT) \ 1368bd522ceSDave Liu | (0 << TIMING_CFG0_RRT_SHIFT) \ 1378bd522ceSDave Liu | (0 << TIMING_CFG0_WWT_SHIFT) \ 1388bd522ceSDave Liu | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 1398bd522ceSDave Liu | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 1408bd522ceSDave Liu | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 1418bd522ceSDave Liu | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 1428bd522ceSDave Liu /* 0x00220802 */ 1432f2a5c37SHoward Gregory #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ 1442f2a5c37SHoward Gregory | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 1452f2a5c37SHoward Gregory | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ 1468bd522ceSDave Liu | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 1478bd522ceSDave Liu | (6 << TIMING_CFG1_REFREC_SHIFT) \ 1488bd522ceSDave Liu | (2 << TIMING_CFG1_WRREC_SHIFT) \ 1498bd522ceSDave Liu | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 1508bd522ceSDave Liu | (2 << TIMING_CFG1_WRTORD_SHIFT)) 1512f2a5c37SHoward Gregory /* 0x27256222 */ 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 1538bd522ceSDave Liu | (4 << TIMING_CFG2_CPO_SHIFT) \ 1548bd522ceSDave Liu | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 1558bd522ceSDave Liu | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 1568bd522ceSDave Liu | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 1578bd522ceSDave Liu | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 1582f2a5c37SHoward Gregory | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1592f2a5c37SHoward Gregory /* 0x121048c5 */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \ 1618bd522ceSDave Liu | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 1628bd522ceSDave Liu /* 0x03600100 */ 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 1648bd522ceSDave Liu | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 1652fef4020SJoe Hershberger | SDRAM_CFG_DBW_32) 1668bd522ceSDave Liu /* 0x43080000 */ 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 1698bd522ceSDave Liu | (0x0232 << SDRAM_MODE_SD_SHIFT)) 1708bd522ceSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 1728bd522ceSDave Liu 1738bd522ceSDave Liu /* 1748bd522ceSDave Liu * Memory test 1758bd522ceSDave Liu */ 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 1798bd522ceSDave Liu 1808bd522ceSDave Liu /* 1818bd522ceSDave Liu * The reserved memory 1828bd522ceSDave Liu */ 1831ac5744eSDave Liu #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 1858bd522ceSDave Liu 1868bd522ceSDave Liu /* 1878bd522ceSDave Liu * Initial RAM Base Address Setup 1888bd522ceSDave Liu */ 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 191553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 1926f681b73SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 1936f681b73SJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1948bd522ceSDave Liu 1958bd522ceSDave Liu /* 1968bd522ceSDave Liu * Local Bus Configuration & Clock Setup 1978bd522ceSDave Liu */ 198c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 199c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00040000 2010914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 2028bd522ceSDave Liu 2038bd522ceSDave Liu /* 2048bd522ceSDave Liu * FLASH on the Local Bus 2058bd522ceSDave Liu */ 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 20700b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 2098bd522ceSDave Liu 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */ 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 2138bd522ceSDave Liu 2146f681b73SJoe Hershberger /* Window base at flash base */ 2156f681b73SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2167d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB) 2178bd522ceSDave Liu 2182e95004dSAnton Vorontsov #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \ 2197d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 2207d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 2218bd522ceSDave Liu | BR_V) /* valid */ 2227d6a0982SJoe Hershberger #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 2238bd522ceSDave Liu | OR_UPM_XAM \ 2248bd522ceSDave Liu | OR_GPCM_CSNT \ 225f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 2268bd522ceSDave Liu | OR_GPCM_XACS \ 2278bd522ceSDave Liu | OR_GPCM_SCY_15 \ 2287d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2297d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2308bd522ceSDave Liu | OR_GPCM_EAD) 2318bd522ceSDave Liu 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2336f681b73SJoe Hershberger /* 127 64KB sectors and 8 8KB top sectors per device */ 2346f681b73SJoe Hershberger #define CONFIG_SYS_MAX_FLASH_SECT 135 2358bd522ceSDave Liu 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2398bd522ceSDave Liu 2408bd522ceSDave Liu /* 2418bd522ceSDave Liu * NAND Flash on the Local Bus 2428bd522ceSDave Liu */ 2432e95004dSAnton Vorontsov 2442e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL 2452e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFFF00000 2462e95004dSAnton Vorontsov #else 2472e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xE0600000 2482e95004dSAnton Vorontsov #endif 2492e95004dSAnton Vorontsov 250e8d3ca8bSScott Wood #define CONFIG_MTD_DEVICE 251e8d3ca8bSScott Wood #define CONFIG_MTD_PARTITION 252e8d3ca8bSScott Wood #define CONFIG_CMD_MTDPARTS 253e8d3ca8bSScott Wood #define MTDIDS_DEFAULT "nand0=e0600000.flash" 254e8d3ca8bSScott Wood #define MTDPARTS_DEFAULT \ 255e8d3ca8bSScott Wood "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)" 256e8d3ca8bSScott Wood 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 2581ac5744eSDave Liu #define CONFIG_MTD_NAND_VERIFY_WRITE 1 2591ac5744eSDave Liu #define CONFIG_CMD_NAND 1 2601ac5744eSDave Liu #define CONFIG_NAND_FSL_ELBC 1 2612e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE 16384 2627d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */ 2638bd522ceSDave Liu 2642e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 2652e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 2662e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 2672e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 2682e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 2692e95004dSAnton Vorontsov 2702e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \ 2717d6a0982SJoe Hershberger | BR_DECC_CHK_GEN /* Use HW ECC */ \ 2726f681b73SJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 2738bd522ceSDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 2748bd522ceSDave Liu | BR_V) /* valid */ 2757d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_OR_PRELIM \ 2767d6a0982SJoe Hershberger (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \ 2778bd522ceSDave Liu | OR_FCM_CSCT \ 2788bd522ceSDave Liu | OR_FCM_CST \ 2798bd522ceSDave Liu | OR_FCM_CHT \ 2808bd522ceSDave Liu | OR_FCM_SCY_1 \ 2818bd522ceSDave Liu | OR_FCM_TRLX \ 2828bd522ceSDave Liu | OR_FCM_EHTR) 2838bd522ceSDave Liu /* 0xFFFF8396 */ 2848bd522ceSDave Liu 2852e95004dSAnton Vorontsov #ifdef CONFIG_NAND_U_BOOT 2862e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM 2872e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM 2882e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM 2892e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM 2902e95004dSAnton Vorontsov #else 2912e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM 2922e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM 2932e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM 2942e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM 2952e95004dSAnton Vorontsov #endif 2962e95004dSAnton Vorontsov 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 2987d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 2998bd522ceSDave Liu 3002e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM 3012e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM 3022e95004dSAnton Vorontsov 3032e95004dSAnton Vorontsov #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \ 3042e95004dSAnton Vorontsov !defined(CONFIG_NAND_SPL) 3052e95004dSAnton Vorontsov #define CONFIG_SYS_RAMBOOT 3062e95004dSAnton Vorontsov #else 3072e95004dSAnton Vorontsov #undef CONFIG_SYS_RAMBOOT 3082e95004dSAnton Vorontsov #endif 3092e95004dSAnton Vorontsov 3108bd522ceSDave Liu /* 3118bd522ceSDave Liu * Serial Port 3128bd522ceSDave Liu */ 3138bd522ceSDave Liu #define CONFIG_CONS_INDEX 1 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3172e95004dSAnton Vorontsov #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2) 3188bd522ceSDave Liu 3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 3208bd522ceSDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 3218bd522ceSDave Liu 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 3248bd522ceSDave Liu 3258bd522ceSDave Liu /* Use the HUSH parser */ 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3278bd522ceSDave Liu 3288bd522ceSDave Liu /* Pass open firmware flat tree */ 3298bd522ceSDave Liu #define CONFIG_OF_LIBFDT 1 3308bd522ceSDave Liu #define CONFIG_OF_BOARD_SETUP 1 3318bd522ceSDave Liu #define CONFIG_OF_STDOUT_VIA_ALIAS 1 3328bd522ceSDave Liu 3338bd522ceSDave Liu /* I2C */ 3348bd522ceSDave Liu #define CONFIG_HARD_I2C /* I2C with hardware support */ 3358bd522ceSDave Liu #define CONFIG_FSL_I2C 3366f681b73SJoe Hershberger #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave addr */ 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 3418bd522ceSDave Liu 3428bd522ceSDave Liu /* 3438bd522ceSDave Liu * Board info - revision and where boot from 3448bd522ceSDave Liu */ 3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39 3468bd522ceSDave Liu 3478bd522ceSDave Liu /* 3488bd522ceSDave Liu * Config on-board RTC 3498bd522ceSDave Liu */ 3508bd522ceSDave Liu #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 3528bd522ceSDave Liu 3538bd522ceSDave Liu /* 3548bd522ceSDave Liu * General PCI 3558bd522ceSDave Liu * Addresses are mapped 1-1. 3568bd522ceSDave Liu */ 3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 3668bd522ceSDave Liu 3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 3708bd522ceSDave Liu 3718f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3728f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 3738f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 3748f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3758f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 3768f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 3778f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3788f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 3798f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3808f11e34bSAnton Vorontsov 3818f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3828f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000 3838f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000 3848f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3858f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000 3868f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000 3878f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3888f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000 3898f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3908f11e34bSAnton Vorontsov 3918bd522ceSDave Liu #define CONFIG_PCI 392842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 393be9b56dfSKim Phillips #define CONFIG_PCIE 3948bd522ceSDave Liu 3958bd522ceSDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3968bd522ceSDave Liu 3978bd522ceSDave Liu #define CONFIG_EEPRO100 3988bd522ceSDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 4008bd522ceSDave Liu 40125f5f0d4SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 4026823e9b0SVivek Mahajan #define CONFIG_SYS_SCCR_USBDRCM 3 4036823e9b0SVivek Mahajan 4046823e9b0SVivek Mahajan #define CONFIG_CMD_USB 4056823e9b0SVivek Mahajan #define CONFIG_USB_STORAGE 4066823e9b0SVivek Mahajan #define CONFIG_USB_EHCI 4076823e9b0SVivek Mahajan #define CONFIG_USB_EHCI_FSL 4086823e9b0SVivek Mahajan #define CONFIG_USB_PHY_TYPE "utmi" 4096823e9b0SVivek Mahajan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 41025f5f0d4SAnton Vorontsov 4118bd522ceSDave Liu /* 4128bd522ceSDave Liu * TSEC 4138bd522ceSDave Liu */ 4148bd522ceSDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 4198bd522ceSDave Liu 4208bd522ceSDave Liu /* 4218bd522ceSDave Liu * TSEC ethernet configuration 4228bd522ceSDave Liu */ 4238bd522ceSDave Liu #define CONFIG_MII 1 /* MII PHY management */ 4248bd522ceSDave Liu #define CONFIG_TSEC1 1 4258bd522ceSDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 4268bd522ceSDave Liu #define CONFIG_TSEC2 1 4278bd522ceSDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 4288bd522ceSDave Liu #define TSEC1_PHY_ADDR 0 4298bd522ceSDave Liu #define TSEC2_PHY_ADDR 1 4308bd522ceSDave Liu #define TSEC1_PHYIDX 0 4318bd522ceSDave Liu #define TSEC2_PHYIDX 0 4328bd522ceSDave Liu #define TSEC1_FLAGS TSEC_GIGABIT 4338bd522ceSDave Liu #define TSEC2_FLAGS TSEC_GIGABIT 4348bd522ceSDave Liu 4358bd522ceSDave Liu /* Options are: eTSEC[0-1] */ 4368bd522ceSDave Liu #define CONFIG_ETHPRIME "eTSEC1" 4378bd522ceSDave Liu 4388bd522ceSDave Liu /* 439730e7929SKim Phillips * SATA 440730e7929SKim Phillips */ 441730e7929SKim Phillips #define CONFIG_LIBATA 442730e7929SKim Phillips #define CONFIG_FSL_SATA 443730e7929SKim Phillips 4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 445730e7929SKim Phillips #define CONFIG_SATA1 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 449730e7929SKim Phillips #define CONFIG_SATA2 4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 453730e7929SKim Phillips 454730e7929SKim Phillips #ifdef CONFIG_FSL_SATA 455730e7929SKim Phillips #define CONFIG_LBA48 456730e7929SKim Phillips #define CONFIG_CMD_SATA 457730e7929SKim Phillips #define CONFIG_DOS_PARTITION 458730e7929SKim Phillips #define CONFIG_CMD_EXT2 459730e7929SKim Phillips #endif 460730e7929SKim Phillips 461730e7929SKim Phillips /* 4628bd522ceSDave Liu * Environment 4638bd522ceSDave Liu */ 4642e95004dSAnton Vorontsov #if defined(CONFIG_NAND_U_BOOT) 4652e95004dSAnton Vorontsov #define CONFIG_ENV_IS_IN_NAND 1 4662e95004dSAnton Vorontsov #define CONFIG_ENV_OFFSET (512 * 1024) 4672e95004dSAnton Vorontsov #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 4682e95004dSAnton Vorontsov #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 4692e95004dSAnton Vorontsov #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 4702e95004dSAnton Vorontsov #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4) 4712e95004dSAnton Vorontsov #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 4722e95004dSAnton Vorontsov CONFIG_ENV_RANGE) 4732e95004dSAnton Vorontsov #elif !defined(CONFIG_SYS_RAMBOOT) 4745a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4756f681b73SJoe Hershberger #define CONFIG_ENV_ADDR \ 4766f681b73SJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4770e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 4780e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4798bd522ceSDave Liu #else 4806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 48193f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4830e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4848bd522ceSDave Liu #endif 4858bd522ceSDave Liu 4868bd522ceSDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4888bd522ceSDave Liu 4898bd522ceSDave Liu /* 4908bd522ceSDave Liu * BOOTP options 4918bd522ceSDave Liu */ 4928bd522ceSDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 4938bd522ceSDave Liu #define CONFIG_BOOTP_BOOTPATH 4948bd522ceSDave Liu #define CONFIG_BOOTP_GATEWAY 4958bd522ceSDave Liu #define CONFIG_BOOTP_HOSTNAME 4968bd522ceSDave Liu 4978bd522ceSDave Liu /* 4988bd522ceSDave Liu * Command line configuration. 4998bd522ceSDave Liu */ 5008bd522ceSDave Liu #include <config_cmd_default.h> 5018bd522ceSDave Liu 5028bd522ceSDave Liu #define CONFIG_CMD_PING 5038bd522ceSDave Liu #define CONFIG_CMD_I2C 5048bd522ceSDave Liu #define CONFIG_CMD_MII 5058bd522ceSDave Liu #define CONFIG_CMD_DATE 5068bd522ceSDave Liu #define CONFIG_CMD_PCI 5078bd522ceSDave Liu 5082e95004dSAnton Vorontsov #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT) 509bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 5108bd522ceSDave Liu #undef CONFIG_CMD_LOADS 5118bd522ceSDave Liu #endif 5128bd522ceSDave Liu 5138bd522ceSDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 514a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 5158bd522ceSDave Liu 5168bd522ceSDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 5178bd522ceSDave Liu 5188bd522ceSDave Liu /* 5198bd522ceSDave Liu * Miscellaneous configurable options 5208bd522ceSDave Liu */ 5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 5248bd522ceSDave Liu 5258bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 5278bd522ceSDave Liu #else 5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 5298bd522ceSDave Liu #endif 5308bd522ceSDave Liu 5316f681b73SJoe Hershberger /* Print Buffer Size */ 5326f681b73SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5346f681b73SJoe Hershberger /* Boot Argument Buffer Size */ 5356f681b73SJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 5366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 5378bd522ceSDave Liu 5388bd522ceSDave Liu /* 5398bd522ceSDave Liu * For booting Linux, the board info and command line data 5409f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 5418bd522ceSDave Liu * the maximum mapped by the Linux kernel during initialization. 5428bd522ceSDave Liu */ 5439f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 5448bd522ceSDave Liu 5458bd522ceSDave Liu /* 5468bd522ceSDave Liu * Core HID Setup 5478bd522ceSDave Liu */ 5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 5501a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE | \ 5518bd522ceSDave Liu HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 5526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 5538bd522ceSDave Liu 5548bd522ceSDave Liu /* 5558bd522ceSDave Liu * MMU Setup 5568bd522ceSDave Liu */ 55731d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 5588bd522ceSDave Liu 5598bd522ceSDave Liu /* DDR: cache cacheable */ 5606f681b73SJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 56172cd4087SJoe Hershberger | BATL_PP_RW \ 5626f681b73SJoe Hershberger | BATL_MEMCOHERENCE) 5636f681b73SJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 5646f681b73SJoe Hershberger | BATU_BL_128M \ 5656f681b73SJoe Hershberger | BATU_VS \ 5666f681b73SJoe Hershberger | BATU_VP) 5676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 5698bd522ceSDave Liu 5708bd522ceSDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 5716f681b73SJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \ 57272cd4087SJoe Hershberger | BATL_PP_RW \ 5736f681b73SJoe Hershberger | BATL_CACHEINHIBIT \ 5746f681b73SJoe Hershberger | BATL_GUARDEDSTORAGE) 5756f681b73SJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \ 5766f681b73SJoe Hershberger | BATU_BL_8M \ 5776f681b73SJoe Hershberger | BATU_VS \ 5786f681b73SJoe Hershberger | BATU_VP) 5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 5818bd522ceSDave Liu 5828bd522ceSDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 5836f681b73SJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \ 58472cd4087SJoe Hershberger | BATL_PP_RW \ 5856f681b73SJoe Hershberger | BATL_MEMCOHERENCE) 5866f681b73SJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \ 5876f681b73SJoe Hershberger | BATU_BL_32M \ 5886f681b73SJoe Hershberger | BATU_VS \ 5896f681b73SJoe Hershberger | BATU_VP) 5906f681b73SJoe Hershberger #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \ 59172cd4087SJoe Hershberger | BATL_PP_RW \ 5926f681b73SJoe Hershberger | BATL_CACHEINHIBIT \ 5936f681b73SJoe Hershberger | BATL_GUARDEDSTORAGE) 5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 5958bd522ceSDave Liu 5968bd522ceSDave Liu /* Stack in dcache: cacheable, no memory coherence */ 59772cd4087SJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 5986f681b73SJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \ 5996f681b73SJoe Hershberger | BATU_BL_128K \ 6006f681b73SJoe Hershberger | BATU_VS \ 6016f681b73SJoe Hershberger | BATU_VP) 6026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 6036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 6048bd522ceSDave Liu 6058bd522ceSDave Liu /* PCI MEM space: cacheable */ 6066f681b73SJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \ 60772cd4087SJoe Hershberger | BATL_PP_RW \ 6086f681b73SJoe Hershberger | BATL_MEMCOHERENCE) 6096f681b73SJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \ 6106f681b73SJoe Hershberger | BATU_BL_256M \ 6116f681b73SJoe Hershberger | BATU_VS \ 6126f681b73SJoe Hershberger | BATU_VP) 6136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 6146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 6158bd522ceSDave Liu 6168bd522ceSDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 6176f681b73SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \ 61872cd4087SJoe Hershberger | BATL_PP_RW \ 6196f681b73SJoe Hershberger | BATL_CACHEINHIBIT \ 6206f681b73SJoe Hershberger | BATL_GUARDEDSTORAGE) 6216f681b73SJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \ 6226f681b73SJoe Hershberger | BATU_BL_256M \ 6236f681b73SJoe Hershberger | BATU_VS \ 6246f681b73SJoe Hershberger | BATU_VP) 6256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 6266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 6278bd522ceSDave Liu 6286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L 0 6296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U 0 6306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 6316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 6328bd522ceSDave Liu 6336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0 6346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0 6356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 6366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 6378bd522ceSDave Liu 6388bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 6398bd522ceSDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 6408bd522ceSDave Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 6418bd522ceSDave Liu #endif 6428bd522ceSDave Liu 6438bd522ceSDave Liu /* 6448bd522ceSDave Liu * Environment Configuration 6458bd522ceSDave Liu */ 6468bd522ceSDave Liu 6478bd522ceSDave Liu #define CONFIG_ENV_OVERWRITE 6488bd522ceSDave Liu 6498bd522ceSDave Liu #if defined(CONFIG_TSEC_ENET) 6508bd522ceSDave Liu #define CONFIG_HAS_ETH0 6518bd522ceSDave Liu #define CONFIG_HAS_ETH1 6528bd522ceSDave Liu #endif 6538bd522ceSDave Liu 6548bd522ceSDave Liu #define CONFIG_BAUDRATE 115200 6558bd522ceSDave Liu 65679f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 6578bd522ceSDave Liu 6588bd522ceSDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 6598bd522ceSDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 6608bd522ceSDave Liu 6618bd522ceSDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 6628bd522ceSDave Liu "netdev=eth0\0" \ 6638bd522ceSDave Liu "consoledev=ttyS0\0" \ 6648bd522ceSDave Liu "ramdiskaddr=1000000\0" \ 6658bd522ceSDave Liu "ramdiskfile=ramfs.83xx\0" \ 66679f516bcSKim Phillips "fdtaddr=780000\0" \ 6678bd522ceSDave Liu "fdtfile=mpc8315erdb.dtb\0" \ 6686823e9b0SVivek Mahajan "usb_phy_type=utmi\0" \ 6698bd522ceSDave Liu "" 6708bd522ceSDave Liu 6718bd522ceSDave Liu #define CONFIG_NFSBOOTCOMMAND \ 6728bd522ceSDave Liu "setenv bootargs root=/dev/nfs rw " \ 6738bd522ceSDave Liu "nfsroot=$serverip:$rootpath " \ 6746f681b73SJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 6756f681b73SJoe Hershberger "$netdev:off " \ 6768bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 6778bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 6788bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 6798bd522ceSDave Liu "bootm $loadaddr - $fdtaddr" 6808bd522ceSDave Liu 6818bd522ceSDave Liu #define CONFIG_RAMBOOTCOMMAND \ 6828bd522ceSDave Liu "setenv bootargs root=/dev/ram rw " \ 6838bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 6848bd522ceSDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 6858bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 6868bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 6878bd522ceSDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 6888bd522ceSDave Liu 6898bd522ceSDave Liu 6908bd522ceSDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 6918bd522ceSDave Liu 6928bd522ceSDave Liu #endif /* __CONFIG_H */ 693