18bd522ceSDave Liu /* 2e8d3ca8bSScott Wood * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. 38bd522ceSDave Liu * 48bd522ceSDave Liu * Dave Liu <daveliu@freescale.com> 58bd522ceSDave Liu * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 78bd522ceSDave Liu */ 88bd522ceSDave Liu 98bd522ceSDave Liu #ifndef __CONFIG_H 108bd522ceSDave Liu #define __CONFIG_H 118bd522ceSDave Liu 12fdfaa29eSKim Phillips #define CONFIG_DISPLAY_BOARDINFO 13fdfaa29eSKim Phillips 14f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 15f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 16f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 17f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 18f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 19f1c574d4SScott Wood 202ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 212ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFE000000 222e95004dSAnton Vorontsov #endif 232e95004dSAnton Vorontsov 24f1c574d4SScott Wood #ifndef CONFIG_SYS_MONITOR_BASE 25f1c574d4SScott Wood #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 26f1c574d4SScott Wood #endif 27f1c574d4SScott Wood 288bd522ceSDave Liu /* 298bd522ceSDave Liu * High Level Configuration Options 308bd522ceSDave Liu */ 318bd522ceSDave Liu #define CONFIG_E300 1 /* E300 family */ 322c7920afSPeter Tyser #define CONFIG_MPC831x 1 /* MPC831x CPU family */ 338bd522ceSDave Liu #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */ 348bd522ceSDave Liu #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */ 358bd522ceSDave Liu 368bd522ceSDave Liu /* 378bd522ceSDave Liu * System Clock Setup 388bd522ceSDave Liu */ 398bd522ceSDave Liu #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 408bd522ceSDave Liu #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 418bd522ceSDave Liu 428bd522ceSDave Liu /* 438bd522ceSDave Liu * Hardware Reset Configuration Word 448bd522ceSDave Liu * if CLKIN is 66.66MHz, then 458bd522ceSDave Liu * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz 468bd522ceSDave Liu */ 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 488bd522ceSDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 498bd522ceSDave Liu HRCWL_DDR_TO_SCB_CLK_2X1 |\ 508bd522ceSDave Liu HRCWL_SVCOD_DIV_2 |\ 518bd522ceSDave Liu HRCWL_CSB_TO_CLKIN_2X1 |\ 528bd522ceSDave Liu HRCWL_CORE_TO_CSB_3X1) 532e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH_BASE (\ 548bd522ceSDave Liu HRCWH_PCI_HOST |\ 558bd522ceSDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 568bd522ceSDave Liu HRCWH_CORE_ENABLE |\ 578bd522ceSDave Liu HRCWH_BOOTSEQ_DISABLE |\ 588bd522ceSDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 598bd522ceSDave Liu HRCWH_TSEC1M_IN_RGMII |\ 608bd522ceSDave Liu HRCWH_TSEC2M_IN_RGMII |\ 618bd522ceSDave Liu HRCWH_BIG_ENDIAN |\ 628bd522ceSDave Liu HRCWH_LALE_NORMAL) 638bd522ceSDave Liu 642e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL 652e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 662e95004dSAnton Vorontsov HRCWH_FROM_0XFFF00100 |\ 672e95004dSAnton Vorontsov HRCWH_ROM_LOC_NAND_SP_8BIT |\ 682e95004dSAnton Vorontsov HRCWH_RL_EXT_NAND) 692e95004dSAnton Vorontsov #else 702e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 712e95004dSAnton Vorontsov HRCWH_FROM_0X00000100 |\ 722e95004dSAnton Vorontsov HRCWH_ROM_LOC_LOCAL_16BIT |\ 732e95004dSAnton Vorontsov HRCWH_RL_EXT_LEGACY) 742e95004dSAnton Vorontsov #endif 752e95004dSAnton Vorontsov 768bd522ceSDave Liu /* 778bd522ceSDave Liu * System IO Config 788bd522ceSDave Liu */ 796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */ 818bd522ceSDave Liu 828bd522ceSDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 83b8b71ffbSAnton Vorontsov #define CONFIG_HWCONFIG 848bd522ceSDave Liu 858bd522ceSDave Liu /* 868bd522ceSDave Liu * IMMR new address 878bd522ceSDave Liu */ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 898bd522ceSDave Liu 908bd522ceSDave Liu /* 918bd522ceSDave Liu * Arbiter Setup 928bd522ceSDave Liu */ 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 968bd522ceSDave Liu 978bd522ceSDave Liu /* 988bd522ceSDave Liu * DDR Setup 998bd522ceSDave Liu */ 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ 1058bd522ceSDave Liu | DDRCDR_PZ_LOZ \ 1068bd522ceSDave Liu | DDRCDR_NZ_LOZ \ 1078bd522ceSDave Liu | DDRCDR_ODT \ 1088bd522ceSDave Liu | DDRCDR_Q_DRN) 1098bd522ceSDave Liu /* 0x7b880001 */ 1108bd522ceSDave Liu /* 1118bd522ceSDave Liu * Manually set up DDR parameters 1128bd522ceSDave Liu * consist of two chips HY5PS12621BFP-C4 from HYNIX 1138bd522ceSDave Liu */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1172fef4020SJoe Hershberger | CSCONFIG_ODT_RD_NEVER \ 1182fef4020SJoe Hershberger | CSCONFIG_ODT_WR_ONLY_CURRENT \ 1196f681b73SJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 1206f681b73SJoe Hershberger | CSCONFIG_COL_BIT_10) 1218bd522ceSDave Liu /* 0x80010102 */ 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 1248bd522ceSDave Liu | (0 << TIMING_CFG0_WRT_SHIFT) \ 1258bd522ceSDave Liu | (0 << TIMING_CFG0_RRT_SHIFT) \ 1268bd522ceSDave Liu | (0 << TIMING_CFG0_WWT_SHIFT) \ 1278bd522ceSDave Liu | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 1288bd522ceSDave Liu | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 1298bd522ceSDave Liu | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 1308bd522ceSDave Liu | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 1318bd522ceSDave Liu /* 0x00220802 */ 1322f2a5c37SHoward Gregory #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ 1332f2a5c37SHoward Gregory | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 1342f2a5c37SHoward Gregory | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ 1358bd522ceSDave Liu | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 1368bd522ceSDave Liu | (6 << TIMING_CFG1_REFREC_SHIFT) \ 1378bd522ceSDave Liu | (2 << TIMING_CFG1_WRREC_SHIFT) \ 1388bd522ceSDave Liu | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 1398bd522ceSDave Liu | (2 << TIMING_CFG1_WRTORD_SHIFT)) 1402f2a5c37SHoward Gregory /* 0x27256222 */ 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 1428bd522ceSDave Liu | (4 << TIMING_CFG2_CPO_SHIFT) \ 1438bd522ceSDave Liu | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 1448bd522ceSDave Liu | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 1458bd522ceSDave Liu | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 1468bd522ceSDave Liu | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 1472f2a5c37SHoward Gregory | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) 1482f2a5c37SHoward Gregory /* 0x121048c5 */ 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \ 1508bd522ceSDave Liu | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 1518bd522ceSDave Liu /* 0x03600100 */ 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 1538bd522ceSDave Liu | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 1542fef4020SJoe Hershberger | SDRAM_CFG_DBW_32) 1558bd522ceSDave Liu /* 0x43080000 */ 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 1588bd522ceSDave Liu | (0x0232 << SDRAM_MODE_SD_SHIFT)) 1598bd522ceSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 1618bd522ceSDave Liu 1628bd522ceSDave Liu /* 1638bd522ceSDave Liu * Memory test 1648bd522ceSDave Liu */ 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 1688bd522ceSDave Liu 1698bd522ceSDave Liu /* 1708bd522ceSDave Liu * The reserved memory 1718bd522ceSDave Liu */ 172*16c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 1748bd522ceSDave Liu 1758bd522ceSDave Liu /* 1768bd522ceSDave Liu * Initial RAM Base Address Setup 1778bd522ceSDave Liu */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 180553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 1816f681b73SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 1826f681b73SJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1838bd522ceSDave Liu 1848bd522ceSDave Liu /* 1858bd522ceSDave Liu * Local Bus Configuration & Clock Setup 1868bd522ceSDave Liu */ 187c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 188c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00040000 1900914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 1918bd522ceSDave Liu 1928bd522ceSDave Liu /* 1938bd522ceSDave Liu * FLASH on the Local Bus 1948bd522ceSDave Liu */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 19600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 1988bd522ceSDave Liu 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 2028bd522ceSDave Liu 2036f681b73SJoe Hershberger /* Window base at flash base */ 2046f681b73SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 2057d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB) 2068bd522ceSDave Liu 2072e95004dSAnton Vorontsov #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \ 2087d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 2097d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 2108bd522ceSDave Liu | BR_V) /* valid */ 2117d6a0982SJoe Hershberger #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 2128bd522ceSDave Liu | OR_UPM_XAM \ 2138bd522ceSDave Liu | OR_GPCM_CSNT \ 214f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 2158bd522ceSDave Liu | OR_GPCM_XACS \ 2168bd522ceSDave Liu | OR_GPCM_SCY_15 \ 2177d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2187d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET \ 2198bd522ceSDave Liu | OR_GPCM_EAD) 2208bd522ceSDave Liu 2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2226f681b73SJoe Hershberger /* 127 64KB sectors and 8 8KB top sectors per device */ 2236f681b73SJoe Hershberger #define CONFIG_SYS_MAX_FLASH_SECT 135 2248bd522ceSDave Liu 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2288bd522ceSDave Liu 2298bd522ceSDave Liu /* 2308bd522ceSDave Liu * NAND Flash on the Local Bus 2318bd522ceSDave Liu */ 2322e95004dSAnton Vorontsov 2332e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL 2342e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFFF00000 2352e95004dSAnton Vorontsov #else 2362e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xE0600000 2372e95004dSAnton Vorontsov #endif 2382e95004dSAnton Vorontsov 239e8d3ca8bSScott Wood #define CONFIG_MTD_DEVICE 240e8d3ca8bSScott Wood #define CONFIG_MTD_PARTITION 241e8d3ca8bSScott Wood #define CONFIG_CMD_MTDPARTS 242e8d3ca8bSScott Wood #define MTDIDS_DEFAULT "nand0=e0600000.flash" 243e8d3ca8bSScott Wood #define MTDPARTS_DEFAULT \ 244e8d3ca8bSScott Wood "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)" 245e8d3ca8bSScott Wood 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 2471ac5744eSDave Liu #define CONFIG_CMD_NAND 1 2481ac5744eSDave Liu #define CONFIG_NAND_FSL_ELBC 1 2492e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE 16384 2507d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */ 2518bd522ceSDave Liu 2522e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 2532e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 2542e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 2552e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 2562e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 2572e95004dSAnton Vorontsov 2582e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \ 2597d6a0982SJoe Hershberger | BR_DECC_CHK_GEN /* Use HW ECC */ \ 2606f681b73SJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 2618bd522ceSDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 2628bd522ceSDave Liu | BR_V) /* valid */ 2637d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_OR_PRELIM \ 2647d6a0982SJoe Hershberger (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \ 2658bd522ceSDave Liu | OR_FCM_CSCT \ 2668bd522ceSDave Liu | OR_FCM_CST \ 2678bd522ceSDave Liu | OR_FCM_CHT \ 2688bd522ceSDave Liu | OR_FCM_SCY_1 \ 2698bd522ceSDave Liu | OR_FCM_TRLX \ 2708bd522ceSDave Liu | OR_FCM_EHTR) 2718bd522ceSDave Liu /* 0xFFFF8396 */ 2728bd522ceSDave Liu 2732e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM 2742e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM 2752e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM 2762e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM 2772e95004dSAnton Vorontsov 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 2797d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 2808bd522ceSDave Liu 2812e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM 2822e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM 2832e95004dSAnton Vorontsov 2842e95004dSAnton Vorontsov #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \ 2852e95004dSAnton Vorontsov !defined(CONFIG_NAND_SPL) 2862e95004dSAnton Vorontsov #define CONFIG_SYS_RAMBOOT 2872e95004dSAnton Vorontsov #else 2882e95004dSAnton Vorontsov #undef CONFIG_SYS_RAMBOOT 2892e95004dSAnton Vorontsov #endif 2902e95004dSAnton Vorontsov 2918bd522ceSDave Liu /* 2928bd522ceSDave Liu * Serial Port 2938bd522ceSDave Liu */ 2948bd522ceSDave Liu #define CONFIG_CONS_INDEX 1 2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 2972e95004dSAnton Vorontsov #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2) 2988bd522ceSDave Liu 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 3008bd522ceSDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 3018bd522ceSDave Liu 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 3048bd522ceSDave Liu 3058bd522ceSDave Liu /* I2C */ 30600f792e0SHeiko Schocher #define CONFIG_SYS_I2C 30700f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 30800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 30900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 31000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 31100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } 3128bd522ceSDave Liu 3138bd522ceSDave Liu /* 3148bd522ceSDave Liu * Board info - revision and where boot from 3158bd522ceSDave Liu */ 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39 3178bd522ceSDave Liu 3188bd522ceSDave Liu /* 3198bd522ceSDave Liu * Config on-board RTC 3208bd522ceSDave Liu */ 3218bd522ceSDave Liu #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 3238bd522ceSDave Liu 3248bd522ceSDave Liu /* 3258bd522ceSDave Liu * General PCI 3268bd522ceSDave Liu * Addresses are mapped 1-1. 3278bd522ceSDave Liu */ 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 3378bd522ceSDave Liu 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 3418bd522ceSDave Liu 3428f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3438f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 3448f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 3458f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3468f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 3478f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 3488f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3498f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 3508f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3518f11e34bSAnton Vorontsov 3528f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3538f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000 3548f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000 3558f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3568f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000 3578f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000 3588f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3598f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000 3608f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3618f11e34bSAnton Vorontsov 3628bd522ceSDave Liu #define CONFIG_PCI 363842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 364be9b56dfSKim Phillips #define CONFIG_PCIE 3658bd522ceSDave Liu 3668bd522ceSDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3678bd522ceSDave Liu 3688bd522ceSDave Liu #define CONFIG_EEPRO100 3698bd522ceSDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 3718bd522ceSDave Liu 37225f5f0d4SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 3736823e9b0SVivek Mahajan #define CONFIG_SYS_SCCR_USBDRCM 3 3746823e9b0SVivek Mahajan 3756823e9b0SVivek Mahajan #define CONFIG_USB_STORAGE 3766823e9b0SVivek Mahajan #define CONFIG_USB_EHCI 3776823e9b0SVivek Mahajan #define CONFIG_USB_EHCI_FSL 3786823e9b0SVivek Mahajan #define CONFIG_USB_PHY_TYPE "utmi" 3796823e9b0SVivek Mahajan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 38025f5f0d4SAnton Vorontsov 3818bd522ceSDave Liu /* 3828bd522ceSDave Liu * TSEC 3838bd522ceSDave Liu */ 3848bd522ceSDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 3898bd522ceSDave Liu 3908bd522ceSDave Liu /* 3918bd522ceSDave Liu * TSEC ethernet configuration 3928bd522ceSDave Liu */ 3938bd522ceSDave Liu #define CONFIG_MII 1 /* MII PHY management */ 3948bd522ceSDave Liu #define CONFIG_TSEC1 1 3958bd522ceSDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 3968bd522ceSDave Liu #define CONFIG_TSEC2 1 3978bd522ceSDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 3988bd522ceSDave Liu #define TSEC1_PHY_ADDR 0 3998bd522ceSDave Liu #define TSEC2_PHY_ADDR 1 4008bd522ceSDave Liu #define TSEC1_PHYIDX 0 4018bd522ceSDave Liu #define TSEC2_PHYIDX 0 4028bd522ceSDave Liu #define TSEC1_FLAGS TSEC_GIGABIT 4038bd522ceSDave Liu #define TSEC2_FLAGS TSEC_GIGABIT 4048bd522ceSDave Liu 4058bd522ceSDave Liu /* Options are: eTSEC[0-1] */ 4068bd522ceSDave Liu #define CONFIG_ETHPRIME "eTSEC1" 4078bd522ceSDave Liu 4088bd522ceSDave Liu /* 409730e7929SKim Phillips * SATA 410730e7929SKim Phillips */ 411730e7929SKim Phillips #define CONFIG_LIBATA 412730e7929SKim Phillips #define CONFIG_FSL_SATA 413730e7929SKim Phillips 4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 415730e7929SKim Phillips #define CONFIG_SATA1 4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 419730e7929SKim Phillips #define CONFIG_SATA2 4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 423730e7929SKim Phillips 424730e7929SKim Phillips #ifdef CONFIG_FSL_SATA 425730e7929SKim Phillips #define CONFIG_LBA48 426730e7929SKim Phillips #define CONFIG_CMD_SATA 427730e7929SKim Phillips #define CONFIG_DOS_PARTITION 428730e7929SKim Phillips #endif 429730e7929SKim Phillips 430730e7929SKim Phillips /* 4318bd522ceSDave Liu * Environment 4328bd522ceSDave Liu */ 433d0fb0fceSMasahiro Yamada #if !defined(CONFIG_SYS_RAMBOOT) 4345a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4356f681b73SJoe Hershberger #define CONFIG_ENV_ADDR \ 4366f681b73SJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4370e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 4380e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4398bd522ceSDave Liu #else 4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 44193f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4430e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4448bd522ceSDave Liu #endif 4458bd522ceSDave Liu 4468bd522ceSDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4488bd522ceSDave Liu 4498bd522ceSDave Liu /* 4508bd522ceSDave Liu * BOOTP options 4518bd522ceSDave Liu */ 4528bd522ceSDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 4538bd522ceSDave Liu #define CONFIG_BOOTP_BOOTPATH 4548bd522ceSDave Liu #define CONFIG_BOOTP_GATEWAY 4558bd522ceSDave Liu #define CONFIG_BOOTP_HOSTNAME 4568bd522ceSDave Liu 4578bd522ceSDave Liu /* 4588bd522ceSDave Liu * Command line configuration. 4598bd522ceSDave Liu */ 4608bd522ceSDave Liu #define CONFIG_CMD_DATE 4618bd522ceSDave Liu #define CONFIG_CMD_PCI 4628bd522ceSDave Liu 4638bd522ceSDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 464a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 4658bd522ceSDave Liu 4668bd522ceSDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 4678bd522ceSDave Liu 4688bd522ceSDave Liu /* 4698bd522ceSDave Liu * Miscellaneous configurable options 4708bd522ceSDave Liu */ 4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 4738bd522ceSDave Liu 4748bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 4768bd522ceSDave Liu #else 4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 4788bd522ceSDave Liu #endif 4798bd522ceSDave Liu 4806f681b73SJoe Hershberger /* Print Buffer Size */ 4816f681b73SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 4826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 4836f681b73SJoe Hershberger /* Boot Argument Buffer Size */ 4846f681b73SJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 4858bd522ceSDave Liu 4868bd522ceSDave Liu /* 4878bd522ceSDave Liu * For booting Linux, the board info and command line data 4889f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 4898bd522ceSDave Liu * the maximum mapped by the Linux kernel during initialization. 4908bd522ceSDave Liu */ 4919f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 4928bd522ceSDave Liu 4938bd522ceSDave Liu /* 4948bd522ceSDave Liu * Core HID Setup 4958bd522ceSDave Liu */ 4966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 4976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 4981a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE | \ 4998bd522ceSDave Liu HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 5006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 5018bd522ceSDave Liu 5028bd522ceSDave Liu /* 5038bd522ceSDave Liu * MMU Setup 5048bd522ceSDave Liu */ 50531d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 5068bd522ceSDave Liu 5078bd522ceSDave Liu /* DDR: cache cacheable */ 5086f681b73SJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 50972cd4087SJoe Hershberger | BATL_PP_RW \ 5106f681b73SJoe Hershberger | BATL_MEMCOHERENCE) 5116f681b73SJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 5126f681b73SJoe Hershberger | BATU_BL_128M \ 5136f681b73SJoe Hershberger | BATU_VS \ 5146f681b73SJoe Hershberger | BATU_VP) 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 5178bd522ceSDave Liu 5188bd522ceSDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 5196f681b73SJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \ 52072cd4087SJoe Hershberger | BATL_PP_RW \ 5216f681b73SJoe Hershberger | BATL_CACHEINHIBIT \ 5226f681b73SJoe Hershberger | BATL_GUARDEDSTORAGE) 5236f681b73SJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \ 5246f681b73SJoe Hershberger | BATU_BL_8M \ 5256f681b73SJoe Hershberger | BATU_VS \ 5266f681b73SJoe Hershberger | BATU_VP) 5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 5298bd522ceSDave Liu 5308bd522ceSDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 5316f681b73SJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \ 53272cd4087SJoe Hershberger | BATL_PP_RW \ 5336f681b73SJoe Hershberger | BATL_MEMCOHERENCE) 5346f681b73SJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \ 5356f681b73SJoe Hershberger | BATU_BL_32M \ 5366f681b73SJoe Hershberger | BATU_VS \ 5376f681b73SJoe Hershberger | BATU_VP) 5386f681b73SJoe Hershberger #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \ 53972cd4087SJoe Hershberger | BATL_PP_RW \ 5406f681b73SJoe Hershberger | BATL_CACHEINHIBIT \ 5416f681b73SJoe Hershberger | BATL_GUARDEDSTORAGE) 5426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 5438bd522ceSDave Liu 5448bd522ceSDave Liu /* Stack in dcache: cacheable, no memory coherence */ 54572cd4087SJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 5466f681b73SJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \ 5476f681b73SJoe Hershberger | BATU_BL_128K \ 5486f681b73SJoe Hershberger | BATU_VS \ 5496f681b73SJoe Hershberger | BATU_VP) 5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 5516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 5528bd522ceSDave Liu 5538bd522ceSDave Liu /* PCI MEM space: cacheable */ 5546f681b73SJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \ 55572cd4087SJoe Hershberger | BATL_PP_RW \ 5566f681b73SJoe Hershberger | BATL_MEMCOHERENCE) 5576f681b73SJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \ 5586f681b73SJoe Hershberger | BATU_BL_256M \ 5596f681b73SJoe Hershberger | BATU_VS \ 5606f681b73SJoe Hershberger | BATU_VP) 5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 5638bd522ceSDave Liu 5648bd522ceSDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 5656f681b73SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \ 56672cd4087SJoe Hershberger | BATL_PP_RW \ 5676f681b73SJoe Hershberger | BATL_CACHEINHIBIT \ 5686f681b73SJoe Hershberger | BATL_GUARDEDSTORAGE) 5696f681b73SJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \ 5706f681b73SJoe Hershberger | BATU_BL_256M \ 5716f681b73SJoe Hershberger | BATU_VS \ 5726f681b73SJoe Hershberger | BATU_VP) 5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 5758bd522ceSDave Liu 5766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L 0 5776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U 0 5786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 5808bd522ceSDave Liu 5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0 5826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0 5836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 5846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 5858bd522ceSDave Liu 5868bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 5878bd522ceSDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 5888bd522ceSDave Liu #endif 5898bd522ceSDave Liu 5908bd522ceSDave Liu /* 5918bd522ceSDave Liu * Environment Configuration 5928bd522ceSDave Liu */ 5938bd522ceSDave Liu 5948bd522ceSDave Liu #define CONFIG_ENV_OVERWRITE 5958bd522ceSDave Liu 5968bd522ceSDave Liu #if defined(CONFIG_TSEC_ENET) 5978bd522ceSDave Liu #define CONFIG_HAS_ETH0 5988bd522ceSDave Liu #define CONFIG_HAS_ETH1 5998bd522ceSDave Liu #endif 6008bd522ceSDave Liu 6018bd522ceSDave Liu #define CONFIG_BAUDRATE 115200 6028bd522ceSDave Liu 60379f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 6048bd522ceSDave Liu 6058bd522ceSDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 6068bd522ceSDave Liu 6078bd522ceSDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 6088bd522ceSDave Liu "netdev=eth0\0" \ 6098bd522ceSDave Liu "consoledev=ttyS0\0" \ 6108bd522ceSDave Liu "ramdiskaddr=1000000\0" \ 6118bd522ceSDave Liu "ramdiskfile=ramfs.83xx\0" \ 61279f516bcSKim Phillips "fdtaddr=780000\0" \ 6138bd522ceSDave Liu "fdtfile=mpc8315erdb.dtb\0" \ 6146823e9b0SVivek Mahajan "usb_phy_type=utmi\0" \ 6158bd522ceSDave Liu "" 6168bd522ceSDave Liu 6178bd522ceSDave Liu #define CONFIG_NFSBOOTCOMMAND \ 6188bd522ceSDave Liu "setenv bootargs root=/dev/nfs rw " \ 6198bd522ceSDave Liu "nfsroot=$serverip:$rootpath " \ 6206f681b73SJoe Hershberger "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ 6216f681b73SJoe Hershberger "$netdev:off " \ 6228bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 6238bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 6248bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 6258bd522ceSDave Liu "bootm $loadaddr - $fdtaddr" 6268bd522ceSDave Liu 6278bd522ceSDave Liu #define CONFIG_RAMBOOTCOMMAND \ 6288bd522ceSDave Liu "setenv bootargs root=/dev/ram rw " \ 6298bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 6308bd522ceSDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 6318bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 6328bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 6338bd522ceSDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 6348bd522ceSDave Liu 6358bd522ceSDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 6368bd522ceSDave Liu 6378bd522ceSDave Liu #endif /* __CONFIG_H */ 638