18bd522ceSDave Liu /* 26823e9b0SVivek Mahajan * Copyright (C) 2007-2009 Freescale Semiconductor, Inc. 38bd522ceSDave Liu * 48bd522ceSDave Liu * Dave Liu <daveliu@freescale.com> 58bd522ceSDave Liu * 68bd522ceSDave Liu * See file CREDITS for list of people who contributed to this 78bd522ceSDave Liu * project. 88bd522ceSDave Liu * 98bd522ceSDave Liu * This program is free software; you can redistribute it and/or 108bd522ceSDave Liu * modify it under the terms of the GNU General Public License as 118bd522ceSDave Liu * published by the Free Software Foundation; either version 2 of 128bd522ceSDave Liu * the License, or (at your option) any later version. 138bd522ceSDave Liu * 148bd522ceSDave Liu * This program is distributed in the hope that it will be useful, 158bd522ceSDave Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of 168bd522ceSDave Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 178bd522ceSDave Liu * GNU General Public License for more details. 188bd522ceSDave Liu * 198bd522ceSDave Liu * You should have received a copy of the GNU General Public License 208bd522ceSDave Liu * along with this program; if not, write to the Free Software 218bd522ceSDave Liu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 228bd522ceSDave Liu * MA 02111-1307 USA 238bd522ceSDave Liu */ 248bd522ceSDave Liu 258bd522ceSDave Liu #ifndef __CONFIG_H 268bd522ceSDave Liu #define __CONFIG_H 278bd522ceSDave Liu 282e95004dSAnton Vorontsov #ifdef CONFIG_MK_NAND 292e95004dSAnton Vorontsov #define CONFIG_NAND_U_BOOT 1 302e95004dSAnton Vorontsov #define CONFIG_RAMBOOT_TEXT_BASE 0x00100000 312e95004dSAnton Vorontsov #endif 322e95004dSAnton Vorontsov 338bd522ceSDave Liu /* 348bd522ceSDave Liu * High Level Configuration Options 358bd522ceSDave Liu */ 368bd522ceSDave Liu #define CONFIG_E300 1 /* E300 family */ 370f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 382c7920afSPeter Tyser #define CONFIG_MPC831x 1 /* MPC831x CPU family */ 398bd522ceSDave Liu #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */ 408bd522ceSDave Liu #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */ 418bd522ceSDave Liu 428bd522ceSDave Liu /* 438bd522ceSDave Liu * System Clock Setup 448bd522ceSDave Liu */ 458bd522ceSDave Liu #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ 468bd522ceSDave Liu #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 478bd522ceSDave Liu 488bd522ceSDave Liu /* 498bd522ceSDave Liu * Hardware Reset Configuration Word 508bd522ceSDave Liu * if CLKIN is 66.66MHz, then 518bd522ceSDave Liu * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz 528bd522ceSDave Liu */ 536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 548bd522ceSDave Liu HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 558bd522ceSDave Liu HRCWL_DDR_TO_SCB_CLK_2X1 |\ 568bd522ceSDave Liu HRCWL_SVCOD_DIV_2 |\ 578bd522ceSDave Liu HRCWL_CSB_TO_CLKIN_2X1 |\ 588bd522ceSDave Liu HRCWL_CORE_TO_CSB_3X1) 592e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH_BASE (\ 608bd522ceSDave Liu HRCWH_PCI_HOST |\ 618bd522ceSDave Liu HRCWH_PCI1_ARBITER_ENABLE |\ 628bd522ceSDave Liu HRCWH_CORE_ENABLE |\ 638bd522ceSDave Liu HRCWH_BOOTSEQ_DISABLE |\ 648bd522ceSDave Liu HRCWH_SW_WATCHDOG_DISABLE |\ 658bd522ceSDave Liu HRCWH_TSEC1M_IN_RGMII |\ 668bd522ceSDave Liu HRCWH_TSEC2M_IN_RGMII |\ 678bd522ceSDave Liu HRCWH_BIG_ENDIAN |\ 688bd522ceSDave Liu HRCWH_LALE_NORMAL) 698bd522ceSDave Liu 702e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL 712e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 722e95004dSAnton Vorontsov HRCWH_FROM_0XFFF00100 |\ 732e95004dSAnton Vorontsov HRCWH_ROM_LOC_NAND_SP_8BIT |\ 742e95004dSAnton Vorontsov HRCWH_RL_EXT_NAND) 752e95004dSAnton Vorontsov #else 762e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\ 772e95004dSAnton Vorontsov HRCWH_FROM_0X00000100 |\ 782e95004dSAnton Vorontsov HRCWH_ROM_LOC_LOCAL_16BIT |\ 792e95004dSAnton Vorontsov HRCWH_RL_EXT_LEGACY) 802e95004dSAnton Vorontsov #endif 812e95004dSAnton Vorontsov 828bd522ceSDave Liu /* 838bd522ceSDave Liu * System IO Config 848bd522ceSDave Liu */ 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH 0x00000000 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */ 878bd522ceSDave Liu 888bd522ceSDave Liu #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ 89b8b71ffbSAnton Vorontsov #define CONFIG_HWCONFIG 908bd522ceSDave Liu 918bd522ceSDave Liu /* 928bd522ceSDave Liu * IMMR new address 938bd522ceSDave Liu */ 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xE0000000 958bd522ceSDave Liu 962e95004dSAnton Vorontsov #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) 972e95004dSAnton Vorontsov #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR 982e95004dSAnton Vorontsov #endif 992e95004dSAnton Vorontsov 1008bd522ceSDave Liu /* 1018bd522ceSDave Liu * Arbiter Setup 1028bd522ceSDave Liu */ 1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 1068bd522ceSDave Liu 1078bd522ceSDave Liu /* 1088bd522ceSDave Liu * DDR Setup 1098bd522ceSDave Liu */ 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE ( DDRCDR_EN \ 1158bd522ceSDave Liu | DDRCDR_PZ_LOZ \ 1168bd522ceSDave Liu | DDRCDR_NZ_LOZ \ 1178bd522ceSDave Liu | DDRCDR_ODT \ 1188bd522ceSDave Liu | DDRCDR_Q_DRN ) 1198bd522ceSDave Liu /* 0x7b880001 */ 1208bd522ceSDave Liu /* 1218bd522ceSDave Liu * Manually set up DDR parameters 1228bd522ceSDave Liu * consist of two chips HY5PS12621BFP-C4 from HYNIX 1238bd522ceSDave Liu */ 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \ 1278bd522ceSDave Liu | 0x00010000 /* ODT_WR to CSn */ \ 1288bd522ceSDave Liu | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 ) 1298bd522ceSDave Liu /* 0x80010102 */ 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3 0x00000000 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \ 1328bd522ceSDave Liu | ( 0 << TIMING_CFG0_WRT_SHIFT ) \ 1338bd522ceSDave Liu | ( 0 << TIMING_CFG0_RRT_SHIFT ) \ 1348bd522ceSDave Liu | ( 0 << TIMING_CFG0_WWT_SHIFT ) \ 1358bd522ceSDave Liu | ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \ 1368bd522ceSDave Liu | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \ 1378bd522ceSDave Liu | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \ 1388bd522ceSDave Liu | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) ) 1398bd522ceSDave Liu /* 0x00220802 */ 1402f2a5c37SHoward Gregory #define CONFIG_SYS_DDR_TIMING_1 ( ( 2 << TIMING_CFG1_PRETOACT_SHIFT ) \ 1412f2a5c37SHoward Gregory | ( 7 << TIMING_CFG1_ACTTOPRE_SHIFT ) \ 1422f2a5c37SHoward Gregory | ( 2 << TIMING_CFG1_ACTTORW_SHIFT ) \ 1438bd522ceSDave Liu | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \ 1448bd522ceSDave Liu | ( 6 << TIMING_CFG1_REFREC_SHIFT ) \ 1458bd522ceSDave Liu | ( 2 << TIMING_CFG1_WRREC_SHIFT ) \ 1468bd522ceSDave Liu | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \ 1478bd522ceSDave Liu | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) ) 1482f2a5c37SHoward Gregory /* 0x27256222 */ 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \ 1508bd522ceSDave Liu | ( 4 << TIMING_CFG2_CPO_SHIFT ) \ 1518bd522ceSDave Liu | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \ 1528bd522ceSDave Liu | ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \ 1538bd522ceSDave Liu | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \ 1548bd522ceSDave Liu | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \ 1552f2a5c37SHoward Gregory | ( 5 << TIMING_CFG2_FOUR_ACT_SHIFT) ) 1562f2a5c37SHoward Gregory /* 0x121048c5 */ 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL ( ( 0x0360 << SDRAM_INTERVAL_REFINT_SHIFT ) \ 1588bd522ceSDave Liu | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) ) 1598bd522ceSDave Liu /* 0x03600100 */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG ( SDRAM_CFG_SREN \ 1618bd522ceSDave Liu | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 1628bd522ceSDave Liu | SDRAM_CFG_32_BE ) 1638bd522ceSDave Liu /* 0x43080000 */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \ 1668bd522ceSDave Liu | ( 0x0232 << SDRAM_MODE_SD_SHIFT ) ) 1678bd522ceSDave Liu /* ODT 150ohm CL=3, AL=1 on SDRAM */ 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2 0x00000000 1698bd522ceSDave Liu 1708bd522ceSDave Liu /* 1718bd522ceSDave Liu * Memory test 1728bd522ceSDave Liu */ 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00140000 1768bd522ceSDave Liu 1778bd522ceSDave Liu /* 1788bd522ceSDave Liu * The reserved memory 1798bd522ceSDave Liu */ 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ 1818bd522ceSDave Liu 1821ac5744eSDave Liu #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 1848bd522ceSDave Liu 1858bd522ceSDave Liu /* 1868bd522ceSDave Liu * Initial RAM Base Address Setup 1878bd522ceSDave Liu */ 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */ 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) 1938bd522ceSDave Liu 1948bd522ceSDave Liu /* 1958bd522ceSDave Liu * Local Bus Configuration & Clock Setup 1968bd522ceSDave Liu */ 197c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 198c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR 0x00040000 200*0914f483SBecky Bruce #define CONFIG_FSL_ELBC 1 2018bd522ceSDave Liu 2028bd522ceSDave Liu /* 2038bd522ceSDave Liu * FLASH on the Local Bus 2048bd522ceSDave Liu */ 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 20600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 2088bd522ceSDave Liu 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */ 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 2128bd522ceSDave Liu 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */ 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8MB window size */ 2158bd522ceSDave Liu 2162e95004dSAnton Vorontsov #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \ 2178bd522ceSDave Liu | (2 << BR_PS_SHIFT) /* 16 bit port size */ \ 2188bd522ceSDave Liu | BR_V ) /* valid */ 2192e95004dSAnton Vorontsov #define CONFIG_SYS_NOR_OR_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \ 2208bd522ceSDave Liu | OR_UPM_XAM \ 2218bd522ceSDave Liu | OR_GPCM_CSNT \ 222f9023afbSAnton Vorontsov | OR_GPCM_ACS_DIV2 \ 2238bd522ceSDave Liu | OR_GPCM_XACS \ 2248bd522ceSDave Liu | OR_GPCM_SCY_15 \ 2258bd522ceSDave Liu | OR_GPCM_TRLX \ 2268bd522ceSDave Liu | OR_GPCM_EHTR \ 2278bd522ceSDave Liu | OR_GPCM_EAD ) 2288bd522ceSDave Liu 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 135 /* 127 64KB sectors and 8 8KB top sectors per device */ 2318bd522ceSDave Liu 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2358bd522ceSDave Liu 2368bd522ceSDave Liu /* 2378bd522ceSDave Liu * NAND Flash on the Local Bus 2388bd522ceSDave Liu */ 2392e95004dSAnton Vorontsov 2402e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL 2412e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xFFF00000 2422e95004dSAnton Vorontsov #else 2432e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE 0xE0600000 2442e95004dSAnton Vorontsov #endif 2452e95004dSAnton Vorontsov 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 2471ac5744eSDave Liu #define CONFIG_MTD_NAND_VERIFY_WRITE 1 2481ac5744eSDave Liu #define CONFIG_CMD_NAND 1 2491ac5744eSDave Liu #define CONFIG_NAND_FSL_ELBC 1 2502e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE 16384 2518bd522ceSDave Liu 2522e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) 2532e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 2542e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 2552e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 2562e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 2572e95004dSAnton Vorontsov 2582e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \ 2598bd522ceSDave Liu | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ 2608bd522ceSDave Liu | BR_PS_8 /* Port Size = 8 bit */ \ 2618bd522ceSDave Liu | BR_MS_FCM /* MSEL = FCM */ \ 2628bd522ceSDave Liu | BR_V ) /* valid */ 2632e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFF8000 /* length 32K */ \ 2648bd522ceSDave Liu | OR_FCM_CSCT \ 2658bd522ceSDave Liu | OR_FCM_CST \ 2668bd522ceSDave Liu | OR_FCM_CHT \ 2678bd522ceSDave Liu | OR_FCM_SCY_1 \ 2688bd522ceSDave Liu | OR_FCM_TRLX \ 2698bd522ceSDave Liu | OR_FCM_EHTR ) 2708bd522ceSDave Liu /* 0xFFFF8396 */ 2718bd522ceSDave Liu 2722e95004dSAnton Vorontsov #ifdef CONFIG_NAND_U_BOOT 2732e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM 2742e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM 2752e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM 2762e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM 2772e95004dSAnton Vorontsov #else 2782e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM 2792e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM 2802e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM 2812e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM 2822e95004dSAnton Vorontsov #endif 2832e95004dSAnton Vorontsov 2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */ 2868bd522ceSDave Liu 2872e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM 2882e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM 2892e95004dSAnton Vorontsov 2902e95004dSAnton Vorontsov #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \ 2912e95004dSAnton Vorontsov !defined(CONFIG_NAND_SPL) 2922e95004dSAnton Vorontsov #define CONFIG_SYS_RAMBOOT 2932e95004dSAnton Vorontsov #else 2942e95004dSAnton Vorontsov #undef CONFIG_SYS_RAMBOOT 2952e95004dSAnton Vorontsov #endif 2962e95004dSAnton Vorontsov 2978bd522ceSDave Liu /* 2988bd522ceSDave Liu * Serial Port 2998bd522ceSDave Liu */ 3008bd522ceSDave Liu #define CONFIG_CONS_INDEX 1 3018bd522ceSDave Liu #undef CONFIG_SERIAL_SOFTWARE_FIFO 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 3052e95004dSAnton Vorontsov #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2) 3068bd522ceSDave Liu 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 3088bd522ceSDave Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 3098bd522ceSDave Liu 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) 3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) 3128bd522ceSDave Liu 3138bd522ceSDave Liu /* Use the HUSH parser */ 3146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 3178bd522ceSDave Liu #endif 3188bd522ceSDave Liu 3198bd522ceSDave Liu /* Pass open firmware flat tree */ 3208bd522ceSDave Liu #define CONFIG_OF_LIBFDT 1 3218bd522ceSDave Liu #define CONFIG_OF_BOARD_SETUP 1 3228bd522ceSDave Liu #define CONFIG_OF_STDOUT_VIA_ALIAS 1 3238bd522ceSDave Liu 3248bd522ceSDave Liu /* I2C */ 3258bd522ceSDave Liu #define CONFIG_HARD_I2C /* I2C with hardware support */ 3268bd522ceSDave Liu #define CONFIG_FSL_I2C 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C2_OFFSET 0x3100 3328bd522ceSDave Liu 3338bd522ceSDave Liu /* 3348bd522ceSDave Liu * Board info - revision and where boot from 3358bd522ceSDave Liu */ 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39 3378bd522ceSDave Liu 3388bd522ceSDave Liu /* 3398bd522ceSDave Liu * Config on-board RTC 3408bd522ceSDave Liu */ 3418bd522ceSDave Liu #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ 3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 3438bd522ceSDave Liu 3448bd522ceSDave Liu /* 3458bd522ceSDave Liu * General PCI 3468bd522ceSDave Liu * Addresses are mapped 1-1. 3478bd522ceSDave Liu */ 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ 3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE 3536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ 3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE 0x00000000 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ 3578bd522ceSDave Liu 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE 3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 3606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 3618bd522ceSDave Liu 3628f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE 0xA0000000 3638f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 3648f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 3658f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 3668f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 3678f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 3688f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 3698f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 3708f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 3718f11e34bSAnton Vorontsov 3728f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE 0xC0000000 3738f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000 3748f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000 3758f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 3768f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000 3778f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000 3788f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 3798f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000 3808f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 3818f11e34bSAnton Vorontsov 3828bd522ceSDave Liu #define CONFIG_PCI 383be9b56dfSKim Phillips #define CONFIG_PCIE 3848bd522ceSDave Liu 3858bd522ceSDave Liu #define CONFIG_NET_MULTI 3868bd522ceSDave Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 3878bd522ceSDave Liu 3888bd522ceSDave Liu #define CONFIG_EEPRO100 3898bd522ceSDave Liu #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 3906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 3918bd522ceSDave Liu 3928bd522ceSDave Liu #ifndef CONFIG_NET_MULTI 3938bd522ceSDave Liu #define CONFIG_NET_MULTI 1 3948bd522ceSDave Liu #endif 3958bd522ceSDave Liu 39625f5f0d4SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB 3976823e9b0SVivek Mahajan #define CONFIG_SYS_SCCR_USBDRCM 3 3986823e9b0SVivek Mahajan 3996823e9b0SVivek Mahajan #define CONFIG_CMD_USB 4006823e9b0SVivek Mahajan #define CONFIG_USB_STORAGE 4016823e9b0SVivek Mahajan #define CONFIG_USB_EHCI 4026823e9b0SVivek Mahajan #define CONFIG_USB_EHCI_FSL 4036823e9b0SVivek Mahajan #define CONFIG_USB_PHY_TYPE "utmi" 4046823e9b0SVivek Mahajan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 40525f5f0d4SAnton Vorontsov 4068bd522ceSDave Liu /* 4078bd522ceSDave Liu * TSEC 4088bd522ceSDave Liu */ 4098bd522ceSDave Liu #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 4136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 4148bd522ceSDave Liu 4158bd522ceSDave Liu /* 4168bd522ceSDave Liu * TSEC ethernet configuration 4178bd522ceSDave Liu */ 4188bd522ceSDave Liu #define CONFIG_MII 1 /* MII PHY management */ 4198bd522ceSDave Liu #define CONFIG_TSEC1 1 4208bd522ceSDave Liu #define CONFIG_TSEC1_NAME "eTSEC0" 4218bd522ceSDave Liu #define CONFIG_TSEC2 1 4228bd522ceSDave Liu #define CONFIG_TSEC2_NAME "eTSEC1" 4238bd522ceSDave Liu #define TSEC1_PHY_ADDR 0 4248bd522ceSDave Liu #define TSEC2_PHY_ADDR 1 4258bd522ceSDave Liu #define TSEC1_PHYIDX 0 4268bd522ceSDave Liu #define TSEC2_PHYIDX 0 4278bd522ceSDave Liu #define TSEC1_FLAGS TSEC_GIGABIT 4288bd522ceSDave Liu #define TSEC2_FLAGS TSEC_GIGABIT 4298bd522ceSDave Liu 4308bd522ceSDave Liu /* Options are: eTSEC[0-1] */ 4318bd522ceSDave Liu #define CONFIG_ETHPRIME "eTSEC1" 4328bd522ceSDave Liu 4338bd522ceSDave Liu /* 434730e7929SKim Phillips * SATA 435730e7929SKim Phillips */ 436730e7929SKim Phillips #define CONFIG_LIBATA 437730e7929SKim Phillips #define CONFIG_FSL_SATA 438730e7929SKim Phillips 4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE 2 440730e7929SKim Phillips #define CONFIG_SATA1 4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET 0x18000 4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) 4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 444730e7929SKim Phillips #define CONFIG_SATA2 4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET 0x19000 4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) 4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 448730e7929SKim Phillips 449730e7929SKim Phillips #ifdef CONFIG_FSL_SATA 450730e7929SKim Phillips #define CONFIG_LBA48 451730e7929SKim Phillips #define CONFIG_CMD_SATA 452730e7929SKim Phillips #define CONFIG_DOS_PARTITION 453730e7929SKim Phillips #define CONFIG_CMD_EXT2 454730e7929SKim Phillips #endif 455730e7929SKim Phillips 456730e7929SKim Phillips /* 4578bd522ceSDave Liu * Environment 4588bd522ceSDave Liu */ 4592e95004dSAnton Vorontsov #if defined(CONFIG_NAND_U_BOOT) 4602e95004dSAnton Vorontsov #define CONFIG_ENV_IS_IN_NAND 1 4612e95004dSAnton Vorontsov #define CONFIG_ENV_OFFSET (512 * 1024) 4622e95004dSAnton Vorontsov #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 4632e95004dSAnton Vorontsov #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 4642e95004dSAnton Vorontsov #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 4652e95004dSAnton Vorontsov #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4) 4662e95004dSAnton Vorontsov #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 4672e95004dSAnton Vorontsov CONFIG_ENV_RANGE) 4682e95004dSAnton Vorontsov #elif !defined(CONFIG_SYS_RAMBOOT) 4695a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 4710e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ 4720e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4738bd522ceSDave Liu #else 4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ 47593f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 4770e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 4788bd522ceSDave Liu #endif 4798bd522ceSDave Liu 4808bd522ceSDave Liu #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 4816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 4828bd522ceSDave Liu 4838bd522ceSDave Liu /* 4848bd522ceSDave Liu * BOOTP options 4858bd522ceSDave Liu */ 4868bd522ceSDave Liu #define CONFIG_BOOTP_BOOTFILESIZE 4878bd522ceSDave Liu #define CONFIG_BOOTP_BOOTPATH 4888bd522ceSDave Liu #define CONFIG_BOOTP_GATEWAY 4898bd522ceSDave Liu #define CONFIG_BOOTP_HOSTNAME 4908bd522ceSDave Liu 4918bd522ceSDave Liu /* 4928bd522ceSDave Liu * Command line configuration. 4938bd522ceSDave Liu */ 4948bd522ceSDave Liu #include <config_cmd_default.h> 4958bd522ceSDave Liu 4968bd522ceSDave Liu #define CONFIG_CMD_PING 4978bd522ceSDave Liu #define CONFIG_CMD_I2C 4988bd522ceSDave Liu #define CONFIG_CMD_MII 4998bd522ceSDave Liu #define CONFIG_CMD_DATE 5008bd522ceSDave Liu #define CONFIG_CMD_PCI 5018bd522ceSDave Liu 5022e95004dSAnton Vorontsov #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT) 503bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 5048bd522ceSDave Liu #undef CONFIG_CMD_LOADS 5058bd522ceSDave Liu #endif 5068bd522ceSDave Liu 5078bd522ceSDave Liu #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 508a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 5098bd522ceSDave Liu 5108bd522ceSDave Liu #undef CONFIG_WATCHDOG /* watchdog disabled */ 5118bd522ceSDave Liu 5128bd522ceSDave Liu /* 5138bd522ceSDave Liu * Miscellaneous configurable options 5148bd522ceSDave Liu */ 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 5176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 5188bd522ceSDave Liu 5198bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 5218bd522ceSDave Liu #else 5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 5238bd522ceSDave Liu #endif 5248bd522ceSDave Liu 5256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 5266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 5286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 5298bd522ceSDave Liu 5308bd522ceSDave Liu /* 5318bd522ceSDave Liu * For booting Linux, the board info and command line data 5328bd522ceSDave Liu * have to be in the first 8 MB of memory, since this is 5338bd522ceSDave Liu * the maximum mapped by the Linux kernel during initialization. 5348bd522ceSDave Liu */ 5356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 5368bd522ceSDave Liu 5378bd522ceSDave Liu /* 5388bd522ceSDave Liu * Core HID Setup 5398bd522ceSDave Liu */ 5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 5416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 5421a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE | \ 5438bd522ceSDave Liu HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 5446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 5458bd522ceSDave Liu 5468bd522ceSDave Liu /* 5478bd522ceSDave Liu * MMU Setup 5488bd522ceSDave Liu */ 54931d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 5508bd522ceSDave Liu 5518bd522ceSDave Liu /* DDR: cache cacheable */ 5526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 5536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | BATU_VS | BATU_VP) 5546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 5568bd522ceSDave Liu 5578bd522ceSDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 5586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \ 5598bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP) 5616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 5638bd522ceSDave Liu 5648bd522ceSDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 5656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 5662e95004dSAnton Vorontsov #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | \ 5672e95004dSAnton Vorontsov BATU_VS | BATU_VP) 5686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \ 5698bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 5718bd522ceSDave Liu 5728bd522ceSDave Liu /* Stack in dcache: cacheable, no memory coherence */ 5736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10) 5746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 5756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 5766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 5778bd522ceSDave Liu 5788bd522ceSDave Liu /* PCI MEM space: cacheable */ 5796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) 5806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 5816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 5826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 5838bd522ceSDave Liu 5848bd522ceSDave Liu /* PCI MMIO space: cache-inhibit and guarded */ 5856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \ 5868bd522ceSDave Liu BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 5876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) 5886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 5908bd522ceSDave Liu 5916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L 0 5926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U 0 5936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 5958bd522ceSDave Liu 5966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L 0 5976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U 0 5986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 5996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 6008bd522ceSDave Liu 6018bd522ceSDave Liu /* 6028bd522ceSDave Liu * Internal Definitions 6038bd522ceSDave Liu * 6048bd522ceSDave Liu * Boot Flags 6058bd522ceSDave Liu */ 6068bd522ceSDave Liu #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 6078bd522ceSDave Liu #define BOOTFLAG_WARM 0x02 /* Software reboot */ 6088bd522ceSDave Liu 6098bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB) 6108bd522ceSDave Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 6118bd522ceSDave Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 6128bd522ceSDave Liu #endif 6138bd522ceSDave Liu 6148bd522ceSDave Liu /* 6158bd522ceSDave Liu * Environment Configuration 6168bd522ceSDave Liu */ 6178bd522ceSDave Liu 6188bd522ceSDave Liu #define CONFIG_ENV_OVERWRITE 6198bd522ceSDave Liu 6208bd522ceSDave Liu #if defined(CONFIG_TSEC_ENET) 6218bd522ceSDave Liu #define CONFIG_HAS_ETH0 6228bd522ceSDave Liu #define CONFIG_HAS_ETH1 6238bd522ceSDave Liu #endif 6248bd522ceSDave Liu 6258bd522ceSDave Liu #define CONFIG_BAUDRATE 115200 6268bd522ceSDave Liu 62779f516bcSKim Phillips #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 6288bd522ceSDave Liu 6298bd522ceSDave Liu #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 6308bd522ceSDave Liu #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 6318bd522ceSDave Liu 6328bd522ceSDave Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 6338bd522ceSDave Liu "netdev=eth0\0" \ 6348bd522ceSDave Liu "consoledev=ttyS0\0" \ 6358bd522ceSDave Liu "ramdiskaddr=1000000\0" \ 6368bd522ceSDave Liu "ramdiskfile=ramfs.83xx\0" \ 63779f516bcSKim Phillips "fdtaddr=780000\0" \ 6388bd522ceSDave Liu "fdtfile=mpc8315erdb.dtb\0" \ 6396823e9b0SVivek Mahajan "usb_phy_type=utmi\0" \ 6408bd522ceSDave Liu "" 6418bd522ceSDave Liu 6428bd522ceSDave Liu #define CONFIG_NFSBOOTCOMMAND \ 6438bd522ceSDave Liu "setenv bootargs root=/dev/nfs rw " \ 6448bd522ceSDave Liu "nfsroot=$serverip:$rootpath " \ 6458bd522ceSDave Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 6468bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 6478bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 6488bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 6498bd522ceSDave Liu "bootm $loadaddr - $fdtaddr" 6508bd522ceSDave Liu 6518bd522ceSDave Liu #define CONFIG_RAMBOOTCOMMAND \ 6528bd522ceSDave Liu "setenv bootargs root=/dev/ram rw " \ 6538bd522ceSDave Liu "console=$consoledev,$baudrate $othbootargs;" \ 6548bd522ceSDave Liu "tftp $ramdiskaddr $ramdiskfile;" \ 6558bd522ceSDave Liu "tftp $loadaddr $bootfile;" \ 6568bd522ceSDave Liu "tftp $fdtaddr $fdtfile;" \ 6578bd522ceSDave Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 6588bd522ceSDave Liu 6598bd522ceSDave Liu 6608bd522ceSDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND 6618bd522ceSDave Liu 6628bd522ceSDave Liu #endif /* __CONFIG_H */ 663