xref: /rk3399_rockchip-uboot/include/configs/MPC8315ERDB.h (revision 577968e5669858e1d5bcb651ab28d60d20166252)
18bd522ceSDave Liu /*
2e8d3ca8bSScott Wood  * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
38bd522ceSDave Liu  *
48bd522ceSDave Liu  * Dave Liu <daveliu@freescale.com>
58bd522ceSDave Liu  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
78bd522ceSDave Liu  */
88bd522ceSDave Liu 
98bd522ceSDave Liu #ifndef __CONFIG_H
108bd522ceSDave Liu #define __CONFIG_H
118bd522ceSDave Liu 
12f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_SIZE  (512 << 10)
13f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_DST   0x00100000
14f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
15f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_OFFS  16384
16f1c574d4SScott Wood #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
17f1c574d4SScott Wood 
182ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE
192ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE	0xFE000000
202e95004dSAnton Vorontsov #endif
212e95004dSAnton Vorontsov 
22f1c574d4SScott Wood #ifndef CONFIG_SYS_MONITOR_BASE
23f1c574d4SScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
24f1c574d4SScott Wood #endif
25f1c574d4SScott Wood 
268bd522ceSDave Liu /*
278bd522ceSDave Liu  * High Level Configuration Options
288bd522ceSDave Liu  */
298bd522ceSDave Liu #define CONFIG_E300		1 /* E300 family */
302c7920afSPeter Tyser #define CONFIG_MPC831x		1 /* MPC831x CPU family */
318bd522ceSDave Liu #define CONFIG_MPC8315		1 /* MPC8315 CPU specific */
328bd522ceSDave Liu #define CONFIG_MPC8315ERDB	1 /* MPC8315ERDB board specific */
338bd522ceSDave Liu 
348bd522ceSDave Liu /*
358bd522ceSDave Liu  * System Clock Setup
368bd522ceSDave Liu  */
378bd522ceSDave Liu #define CONFIG_83XX_CLKIN	66666667 /* in Hz */
388bd522ceSDave Liu #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
398bd522ceSDave Liu 
408bd522ceSDave Liu /*
418bd522ceSDave Liu  * Hardware Reset Configuration Word
428bd522ceSDave Liu  * if CLKIN is 66.66MHz, then
438bd522ceSDave Liu  * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
448bd522ceSDave Liu  */
456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
468bd522ceSDave Liu 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
478bd522ceSDave Liu 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
488bd522ceSDave Liu 	HRCWL_SVCOD_DIV_2 |\
498bd522ceSDave Liu 	HRCWL_CSB_TO_CLKIN_2X1 |\
508bd522ceSDave Liu 	HRCWL_CORE_TO_CSB_3X1)
512e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH_BASE (\
528bd522ceSDave Liu 	HRCWH_PCI_HOST |\
538bd522ceSDave Liu 	HRCWH_PCI1_ARBITER_ENABLE |\
548bd522ceSDave Liu 	HRCWH_CORE_ENABLE |\
558bd522ceSDave Liu 	HRCWH_BOOTSEQ_DISABLE |\
568bd522ceSDave Liu 	HRCWH_SW_WATCHDOG_DISABLE |\
578bd522ceSDave Liu 	HRCWH_TSEC1M_IN_RGMII |\
588bd522ceSDave Liu 	HRCWH_TSEC2M_IN_RGMII |\
598bd522ceSDave Liu 	HRCWH_BIG_ENDIAN |\
608bd522ceSDave Liu 	HRCWH_LALE_NORMAL)
618bd522ceSDave Liu 
622e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL
632e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
642e95004dSAnton Vorontsov 		       HRCWH_FROM_0XFFF00100 |\
652e95004dSAnton Vorontsov 		       HRCWH_ROM_LOC_NAND_SP_8BIT |\
662e95004dSAnton Vorontsov 		       HRCWH_RL_EXT_NAND)
672e95004dSAnton Vorontsov #else
682e95004dSAnton Vorontsov #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
692e95004dSAnton Vorontsov 		       HRCWH_FROM_0X00000100 |\
702e95004dSAnton Vorontsov 		       HRCWH_ROM_LOC_LOCAL_16BIT |\
712e95004dSAnton Vorontsov 		       HRCWH_RL_EXT_LEGACY)
722e95004dSAnton Vorontsov #endif
732e95004dSAnton Vorontsov 
748bd522ceSDave Liu /*
758bd522ceSDave Liu  * System IO Config
768bd522ceSDave Liu  */
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH		0x00000000
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL		0x00000000 /* 3.3V, no delay */
798bd522ceSDave Liu 
80b8b71ffbSAnton Vorontsov #define CONFIG_HWCONFIG
818bd522ceSDave Liu 
828bd522ceSDave Liu /*
838bd522ceSDave Liu  * IMMR new address
848bd522ceSDave Liu  */
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xE0000000
868bd522ceSDave Liu 
878bd522ceSDave Liu /*
888bd522ceSDave Liu  * Arbiter Setup
898bd522ceSDave Liu  */
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_PIPE_DEP	3 /* Arbiter pipeline depth is 4 */
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ACR_RPTCNT	3 /* Arbiter repeat count is 4 */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPCR_TSECEP	3 /* eTSEC emergency priority is highest */
938bd522ceSDave Liu 
948bd522ceSDave Liu /*
958bd522ceSDave Liu  * DDR Setup
968bd522ceSDave Liu  */
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000 /* DDR is system memory */
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRCDR_VALUE	(DDRCDR_EN \
1028bd522ceSDave Liu 				| DDRCDR_PZ_LOZ \
1038bd522ceSDave Liu 				| DDRCDR_NZ_LOZ \
1048bd522ceSDave Liu 				| DDRCDR_ODT \
1058bd522ceSDave Liu 				| DDRCDR_Q_DRN)
1068bd522ceSDave Liu 				/* 0x7b880001 */
1078bd522ceSDave Liu /*
1088bd522ceSDave Liu  * Manually set up DDR parameters
1098bd522ceSDave Liu  * consist of two chips HY5PS12621BFP-C4 from HYNIX
1108bd522ceSDave Liu  */
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SIZE		128 /* MB */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_BNDS	0x00000007
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_CS0_CONFIG	(CSCONFIG_EN \
1142fef4020SJoe Hershberger 				| CSCONFIG_ODT_RD_NEVER \
1152fef4020SJoe Hershberger 				| CSCONFIG_ODT_WR_ONLY_CURRENT \
1166f681b73SJoe Hershberger 				| CSCONFIG_ROW_BIT_13 \
1176f681b73SJoe Hershberger 				| CSCONFIG_COL_BIT_10)
1188bd522ceSDave Liu 				/* 0x80010102 */
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_3	0x00000000
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_0	((0 << TIMING_CFG0_RWT_SHIFT) \
1218bd522ceSDave Liu 				| (0 << TIMING_CFG0_WRT_SHIFT) \
1228bd522ceSDave Liu 				| (0 << TIMING_CFG0_RRT_SHIFT) \
1238bd522ceSDave Liu 				| (0 << TIMING_CFG0_WWT_SHIFT) \
1248bd522ceSDave Liu 				| (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
1258bd522ceSDave Liu 				| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
1268bd522ceSDave Liu 				| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
1278bd522ceSDave Liu 				| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
1288bd522ceSDave Liu 				/* 0x00220802 */
1292f2a5c37SHoward Gregory #define CONFIG_SYS_DDR_TIMING_1	((2 << TIMING_CFG1_PRETOACT_SHIFT) \
1302f2a5c37SHoward Gregory 				| (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
1312f2a5c37SHoward Gregory 				| (2 << TIMING_CFG1_ACTTORW_SHIFT) \
1328bd522ceSDave Liu 				| (5 << TIMING_CFG1_CASLAT_SHIFT) \
1338bd522ceSDave Liu 				| (6 << TIMING_CFG1_REFREC_SHIFT) \
1348bd522ceSDave Liu 				| (2 << TIMING_CFG1_WRREC_SHIFT) \
1358bd522ceSDave Liu 				| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
1368bd522ceSDave Liu 				| (2 << TIMING_CFG1_WRTORD_SHIFT))
1372f2a5c37SHoward Gregory 				/* 0x27256222 */
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_TIMING_2	((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
1398bd522ceSDave Liu 				| (4 << TIMING_CFG2_CPO_SHIFT) \
1408bd522ceSDave Liu 				| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
1418bd522ceSDave Liu 				| (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
1428bd522ceSDave Liu 				| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
1438bd522ceSDave Liu 				| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
1442f2a5c37SHoward Gregory 				| (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
1452f2a5c37SHoward Gregory 				/* 0x121048c5 */
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_INTERVAL	((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
1478bd522ceSDave Liu 				| (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
1488bd522ceSDave Liu 				/* 0x03600100 */
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG	(SDRAM_CFG_SREN \
1508bd522ceSDave Liu 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
1512fef4020SJoe Hershberger 				| SDRAM_CFG_DBW_32)
1528bd522ceSDave Liu 				/* 0x43080000 */
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000 /* 1 posted refresh */
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE		((0x0448 << SDRAM_MODE_ESD_SHIFT) \
1558bd522ceSDave Liu 				| (0x0232 << SDRAM_MODE_SD_SHIFT))
1568bd522ceSDave Liu 				/* ODT 150ohm CL=3, AL=1 on SDRAM */
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_MODE2	0x00000000
1588bd522ceSDave Liu 
1598bd522ceSDave Liu /*
1608bd522ceSDave Liu  * Memory test
1618bd522ceSDave Liu  */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00040000 /* memtest region */
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00140000
1658bd522ceSDave Liu 
1668bd522ceSDave Liu /*
1678bd522ceSDave Liu  * The reserved memory
1688bd522ceSDave Liu  */
16916c8c170SKevin Hao #define CONFIG_SYS_MONITOR_LEN	(512 * 1024) /* Reserve 512 kB for Mon */
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	(512 * 1024) /* Reserved for malloc */
1718bd522ceSDave Liu 
1728bd522ceSDave Liu /*
1738bd522ceSDave Liu  * Initial RAM Base Address Setup
1748bd522ceSDave Liu  */
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000 /* Initial RAM address */
177553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000 /* Size of used area in RAM */
1786f681b73SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET	\
1796f681b73SJoe Hershberger 			(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
1808bd522ceSDave Liu 
1818bd522ceSDave Liu /*
1828bd522ceSDave Liu  * Local Bus Configuration & Clock Setup
1838bd522ceSDave Liu  */
184c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP	LCRR_DBYP
185c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV		LCRR_CLKDIV_2
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBC_LBCR		0x00040000
1870914f483SBecky Bruce #define CONFIG_FSL_ELBC		1
1888bd522ceSDave Liu 
1898bd522ceSDave Liu /*
1908bd522ceSDave Liu  * FLASH on the Local Bus
1918bd522ceSDave Liu  */
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */
19300b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
1958bd522ceSDave Liu 
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xFE000000 /* FLASH base address */
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		8	/* FLASH size is 8M */
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION	1	/* Use h/w Flash protection. */
1998bd522ceSDave Liu 
2006f681b73SJoe Hershberger 					/* Window base at flash base */
2016f681b73SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE
2027d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM	(LBLAWAR_EN | LBLAWAR_8MB)
2038bd522ceSDave Liu 
2042e95004dSAnton Vorontsov #define CONFIG_SYS_NOR_BR_PRELIM	(CONFIG_SYS_FLASH_BASE \
2057d6a0982SJoe Hershberger 					| BR_PS_16	/* 16 bit port */ \
2067d6a0982SJoe Hershberger 					| BR_MS_GPCM	/* MSEL = GPCM */ \
2078bd522ceSDave Liu 					| BR_V)		/* valid */
2087d6a0982SJoe Hershberger #define CONFIG_SYS_NOR_OR_PRELIM	(MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
2098bd522ceSDave Liu 					| OR_UPM_XAM \
2108bd522ceSDave Liu 					| OR_GPCM_CSNT \
211f9023afbSAnton Vorontsov 					| OR_GPCM_ACS_DIV2 \
2128bd522ceSDave Liu 					| OR_GPCM_XACS \
2138bd522ceSDave Liu 					| OR_GPCM_SCY_15 \
2147d6a0982SJoe Hershberger 					| OR_GPCM_TRLX_SET \
2157d6a0982SJoe Hershberger 					| OR_GPCM_EHTR_SET \
2168bd522ceSDave Liu 					| OR_GPCM_EAD)
2178bd522ceSDave Liu 
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1 /* number of banks */
2196f681b73SJoe Hershberger /* 127 64KB sectors and 8 8KB top sectors per device */
2206f681b73SJoe Hershberger #define CONFIG_SYS_MAX_FLASH_SECT	135
2218bd522ceSDave Liu 
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	60000 /* Flash Erase Timeout (ms) */
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500 /* Flash Write Timeout (ms) */
2258bd522ceSDave Liu 
2268bd522ceSDave Liu /*
2278bd522ceSDave Liu  * NAND Flash on the Local Bus
2288bd522ceSDave Liu  */
2292e95004dSAnton Vorontsov 
2302e95004dSAnton Vorontsov #ifdef CONFIG_NAND_SPL
2312e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE		0xFFF00000
2322e95004dSAnton Vorontsov #else
2332e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BASE		0xE0600000
2342e95004dSAnton Vorontsov #endif
2352e95004dSAnton Vorontsov 
236e8d3ca8bSScott Wood #define CONFIG_MTD_PARTITION
237e8d3ca8bSScott Wood #define MTDIDS_DEFAULT			"nand0=e0600000.flash"
238e8d3ca8bSScott Wood #define MTDPARTS_DEFAULT		\
239*63865278SKevin Hao 	"mtdparts=e0600000.flash:512k(uboot),128k(env),6m@1m(kernel),-(fs)"
240e8d3ca8bSScott Wood 
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE	1
2421ac5744eSDave Liu #define CONFIG_NAND_FSL_ELBC		1
2432e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BLOCK_SIZE	16384
2447d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_WINDOW_SIZE    (32 * 1024)     /* 0x00008000 */
2458bd522ceSDave Liu 
2462e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_SIZE  (512 << 10)
2472e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_DST   0x00100000
2482e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
2492e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_OFFS  16384
2502e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
2512e95004dSAnton Vorontsov 
2522e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_BR_PRELIM	(CONFIG_SYS_NAND_BASE \
2537d6a0982SJoe Hershberger 				| BR_DECC_CHK_GEN	/* Use HW ECC */ \
2546f681b73SJoe Hershberger 				| BR_PS_8		/* 8 bit port */ \
2558bd522ceSDave Liu 				| BR_MS_FCM		/* MSEL = FCM */ \
2568bd522ceSDave Liu 				| BR_V)			/* valid */
2577d6a0982SJoe Hershberger #define CONFIG_SYS_NAND_OR_PRELIM	\
2587d6a0982SJoe Hershberger 				(P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
2598bd522ceSDave Liu 				| OR_FCM_CSCT \
2608bd522ceSDave Liu 				| OR_FCM_CST \
2618bd522ceSDave Liu 				| OR_FCM_CHT \
2628bd522ceSDave Liu 				| OR_FCM_SCY_1 \
2638bd522ceSDave Liu 				| OR_FCM_TRLX \
2648bd522ceSDave Liu 				| OR_FCM_EHTR)
2658bd522ceSDave Liu 				/* 0xFFFF8396 */
2668bd522ceSDave Liu 
2672e95004dSAnton Vorontsov #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
2682e95004dSAnton Vorontsov #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
2692e95004dSAnton Vorontsov #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
2702e95004dSAnton Vorontsov #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
2712e95004dSAnton Vorontsov 
2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_NAND_BASE
2737d6a0982SJoe Hershberger #define CONFIG_SYS_LBLAWAR1_PRELIM	(LBLAWAR_EN | LBLAWAR_32KB)
2748bd522ceSDave Liu 
2752e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
2762e95004dSAnton Vorontsov #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
2772e95004dSAnton Vorontsov 
2782e95004dSAnton Vorontsov #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
2792e95004dSAnton Vorontsov 	!defined(CONFIG_NAND_SPL)
2802e95004dSAnton Vorontsov #define CONFIG_SYS_RAMBOOT
2812e95004dSAnton Vorontsov #else
2822e95004dSAnton Vorontsov #undef CONFIG_SYS_RAMBOOT
2832e95004dSAnton Vorontsov #endif
2842e95004dSAnton Vorontsov 
2858bd522ceSDave Liu /*
2868bd522ceSDave Liu  * Serial Port
2878bd522ceSDave Liu  */
2888bd522ceSDave Liu #define CONFIG_CONS_INDEX	1
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
2906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
2912e95004dSAnton Vorontsov #define CONFIG_SYS_NS16550_CLK		(CONFIG_83XX_CLKIN * 2)
2928bd522ceSDave Liu 
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
2948bd522ceSDave Liu 		{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
2958bd522ceSDave Liu 
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500)
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)
2988bd522ceSDave Liu 
2998bd522ceSDave Liu /* I2C */
30000f792e0SHeiko Schocher #define CONFIG_SYS_I2C
30100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
30200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
30300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
30400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
30500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x51} }
3068bd522ceSDave Liu 
3078bd522ceSDave Liu /*
3088bd522ceSDave Liu  * Board info - revision and where boot from
3098bd522ceSDave Liu  */
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PCF8574A_ADDR	0x39
3118bd522ceSDave Liu 
3128bd522ceSDave Liu /*
3138bd522ceSDave Liu  * Config on-board RTC
3148bd522ceSDave Liu  */
3158bd522ceSDave Liu #define CONFIG_RTC_DS1337	/* ds1339 on board, use ds1337 rtc via i2c */
3166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR	0x68 /* at address 0x68 */
3178bd522ceSDave Liu 
3188bd522ceSDave Liu /*
3198bd522ceSDave Liu  * General PCI
3208bd522ceSDave Liu  * Addresses are mapped 1-1.
3218bd522ceSDave Liu  */
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BASE		0x80000000
3236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS		CONFIG_SYS_PCI_MEM_BASE
3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE		0x10000000 /* 256M */
3256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_BASE	0x90000000
3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000 /* 256M */
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BASE		0x00000000
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS		0xE0300000
3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE		0x100000 /* 1M */
3318bd522ceSDave Liu 
3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE
3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000
3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000
3358bd522ceSDave Liu 
3368f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_BASE		0xA0000000
3378f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_BASE	0xA0000000
3388f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_PHYS	0xA0000000
3398f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000
3408f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_BASE	0xB0000000
3418f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_CFG_SIZE	0x01000000
3428f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_BASE	0x00000000
3438f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_PHYS	0xB1000000
3448f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE1_IO_SIZE	0x00800000
3458f11e34bSAnton Vorontsov 
3468f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_BASE		0xC0000000
3478f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_BASE	0xC0000000
3488f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_PHYS	0xC0000000
3498f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000
3508f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_BASE	0xD0000000
3518f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_CFG_SIZE	0x01000000
3528f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_BASE	0x00000000
3538f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_PHYS	0xD1000000
3548f11e34bSAnton Vorontsov #define CONFIG_SYS_PCIE2_IO_SIZE	0x00800000
3558f11e34bSAnton Vorontsov 
356842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE
357be9b56dfSKim Phillips #define CONFIG_PCIE
3588bd522ceSDave Liu 
3598bd522ceSDave Liu #define CONFIG_EEPRO100
3608bd522ceSDave Liu #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957	/* Freescale */
3628bd522ceSDave Liu 
36325f5f0d4SAnton Vorontsov #define CONFIG_HAS_FSL_DR_USB
3646823e9b0SVivek Mahajan #define CONFIG_SYS_SCCR_USBDRCM		3
3656823e9b0SVivek Mahajan 
3666823e9b0SVivek Mahajan #define CONFIG_USB_EHCI_FSL
3676823e9b0SVivek Mahajan #define CONFIG_USB_PHY_TYPE	"utmi"
3686823e9b0SVivek Mahajan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
36925f5f0d4SAnton Vorontsov 
3708bd522ceSDave Liu /*
3718bd522ceSDave Liu  * TSEC
3728bd522ceSDave Liu  */
3738bd522ceSDave Liu #define CONFIG_TSEC_ENET	/* TSEC ethernet support */
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET	0x24000
3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET	0x25000
3776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2	(CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
3788bd522ceSDave Liu 
3798bd522ceSDave Liu /*
3808bd522ceSDave Liu  * TSEC ethernet configuration
3818bd522ceSDave Liu  */
3828bd522ceSDave Liu #define CONFIG_MII		1 /* MII PHY management */
3838bd522ceSDave Liu #define CONFIG_TSEC1		1
3848bd522ceSDave Liu #define CONFIG_TSEC1_NAME	"eTSEC0"
3858bd522ceSDave Liu #define CONFIG_TSEC2		1
3868bd522ceSDave Liu #define CONFIG_TSEC2_NAME	"eTSEC1"
3878bd522ceSDave Liu #define TSEC1_PHY_ADDR		0
3888bd522ceSDave Liu #define TSEC2_PHY_ADDR		1
3898bd522ceSDave Liu #define TSEC1_PHYIDX		0
3908bd522ceSDave Liu #define TSEC2_PHYIDX		0
3918bd522ceSDave Liu #define TSEC1_FLAGS		TSEC_GIGABIT
3928bd522ceSDave Liu #define TSEC2_FLAGS		TSEC_GIGABIT
3938bd522ceSDave Liu 
3948bd522ceSDave Liu /* Options are: eTSEC[0-1] */
3958bd522ceSDave Liu #define CONFIG_ETHPRIME		"eTSEC1"
3968bd522ceSDave Liu 
3978bd522ceSDave Liu /*
398730e7929SKim Phillips  * SATA
399730e7929SKim Phillips  */
400730e7929SKim Phillips #define CONFIG_LIBATA
401730e7929SKim Phillips #define CONFIG_FSL_SATA
402730e7929SKim Phillips 
4036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA_MAX_DEVICE	2
404730e7929SKim Phillips #define CONFIG_SATA1
4056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_OFFSET	0x18000
4066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
4076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA1_FLAGS	FLAGS_DMA
408730e7929SKim Phillips #define CONFIG_SATA2
4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_OFFSET	0x19000
4106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2	(CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SATA2_FLAGS	FLAGS_DMA
412730e7929SKim Phillips 
413730e7929SKim Phillips #ifdef CONFIG_FSL_SATA
414730e7929SKim Phillips #define CONFIG_LBA48
415730e7929SKim Phillips #endif
416730e7929SKim Phillips 
417730e7929SKim Phillips /*
4188bd522ceSDave Liu  * Environment
4198bd522ceSDave Liu  */
420d0fb0fceSMasahiro Yamada #if !defined(CONFIG_SYS_RAMBOOT)
4216f681b73SJoe Hershberger 	#define CONFIG_ENV_ADDR		\
4226f681b73SJoe Hershberger 			(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
4230e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K(one sector) for env */
4240e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
4258bd522ceSDave Liu #else
4266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
4270e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
4288bd522ceSDave Liu #endif
4298bd522ceSDave Liu 
4308bd522ceSDave Liu #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
4316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
4328bd522ceSDave Liu 
4338bd522ceSDave Liu /*
4348bd522ceSDave Liu  * BOOTP options
4358bd522ceSDave Liu  */
4368bd522ceSDave Liu #define CONFIG_BOOTP_BOOTFILESIZE
4378bd522ceSDave Liu #define CONFIG_BOOTP_BOOTPATH
4388bd522ceSDave Liu #define CONFIG_BOOTP_GATEWAY
4398bd522ceSDave Liu #define CONFIG_BOOTP_HOSTNAME
4408bd522ceSDave Liu 
4418bd522ceSDave Liu /*
4428bd522ceSDave Liu  * Command line configuration.
4438bd522ceSDave Liu  */
4448bd522ceSDave Liu 
4458bd522ceSDave Liu #define CONFIG_CMDLINE_EDITING	1	/* add command line history */
446a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
4478bd522ceSDave Liu 
4488bd522ceSDave Liu #undef CONFIG_WATCHDOG		/* watchdog disabled */
4498bd522ceSDave Liu 
4508bd522ceSDave Liu /*
4518bd522ceSDave Liu  * Miscellaneous configurable options
4528bd522ceSDave Liu  */
4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x2000000 /* default load address */
4558bd522ceSDave Liu 
4568bd522ceSDave Liu /*
4578bd522ceSDave Liu  * For booting Linux, the board info and command line data
4589f530d59SIra W. Snyder  * have to be in the first 256 MB of memory, since this is
4598bd522ceSDave Liu  * the maximum mapped by the Linux kernel during initialization.
4608bd522ceSDave Liu  */
4619f530d59SIra W. Snyder #define CONFIG_SYS_BOOTMAPSZ	(256 << 20) /* Initial Memory map for Linux */
462*63865278SKevin Hao #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
4638bd522ceSDave Liu 
4648bd522ceSDave Liu /*
4658bd522ceSDave Liu  * Core HID Setup
4668bd522ceSDave Liu  */
4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
4691a2e203bSKim Phillips 				 HID0_ENABLE_INSTRUCTION_CACHE | \
4708bd522ceSDave Liu 				 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2		HID2_HBE
4728bd522ceSDave Liu 
4738bd522ceSDave Liu /*
4748bd522ceSDave Liu  * MMU Setup
4758bd522ceSDave Liu  */
47631d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
4778bd522ceSDave Liu 
4788bd522ceSDave Liu /* DDR: cache cacheable */
4796f681b73SJoe Hershberger #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE \
48072cd4087SJoe Hershberger 				| BATL_PP_RW \
4816f681b73SJoe Hershberger 				| BATL_MEMCOHERENCE)
4826f681b73SJoe Hershberger #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE \
4836f681b73SJoe Hershberger 				| BATU_BL_128M \
4846f681b73SJoe Hershberger 				| BATU_VS \
4856f681b73SJoe Hershberger 				| BATU_VP)
4866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
4876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
4888bd522ceSDave Liu 
4898bd522ceSDave Liu /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
4906f681b73SJoe Hershberger #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR \
49172cd4087SJoe Hershberger 				| BATL_PP_RW \
4926f681b73SJoe Hershberger 				| BATL_CACHEINHIBIT \
4936f681b73SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
4946f681b73SJoe Hershberger #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR \
4956f681b73SJoe Hershberger 				| BATU_BL_8M \
4966f681b73SJoe Hershberger 				| BATU_VS \
4976f681b73SJoe Hershberger 				| BATU_VP)
4986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
4996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
5008bd522ceSDave Liu 
5018bd522ceSDave Liu /* FLASH: icache cacheable, but dcache-inhibit and guarded */
5026f681b73SJoe Hershberger #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_FLASH_BASE \
50372cd4087SJoe Hershberger 				| BATL_PP_RW \
5046f681b73SJoe Hershberger 				| BATL_MEMCOHERENCE)
5056f681b73SJoe Hershberger #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_FLASH_BASE \
5066f681b73SJoe Hershberger 				| BATU_BL_32M \
5076f681b73SJoe Hershberger 				| BATU_VS \
5086f681b73SJoe Hershberger 				| BATU_VP)
5096f681b73SJoe Hershberger #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_FLASH_BASE \
51072cd4087SJoe Hershberger 				| BATL_PP_RW \
5116f681b73SJoe Hershberger 				| BATL_CACHEINHIBIT \
5126f681b73SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
5148bd522ceSDave Liu 
5158bd522ceSDave Liu /* Stack in dcache: cacheable, no memory coherence */
51672cd4087SJoe Hershberger #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
5176f681b73SJoe Hershberger #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_INIT_RAM_ADDR \
5186f681b73SJoe Hershberger 				| BATU_BL_128K \
5196f681b73SJoe Hershberger 				| BATU_VS \
5206f681b73SJoe Hershberger 				| BATU_VP)
5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
5226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
5238bd522ceSDave Liu 
5248bd522ceSDave Liu /* PCI MEM space: cacheable */
5256f681b73SJoe Hershberger #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI_MEM_PHYS \
52672cd4087SJoe Hershberger 				| BATL_PP_RW \
5276f681b73SJoe Hershberger 				| BATL_MEMCOHERENCE)
5286f681b73SJoe Hershberger #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_PCI_MEM_PHYS \
5296f681b73SJoe Hershberger 				| BATU_BL_256M \
5306f681b73SJoe Hershberger 				| BATU_VS \
5316f681b73SJoe Hershberger 				| BATU_VP)
5326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
5336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
5348bd522ceSDave Liu 
5358bd522ceSDave Liu /* PCI MMIO space: cache-inhibit and guarded */
5366f681b73SJoe Hershberger #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_PCI_MMIO_PHYS \
53772cd4087SJoe Hershberger 				| BATL_PP_RW \
5386f681b73SJoe Hershberger 				| BATL_CACHEINHIBIT \
5396f681b73SJoe Hershberger 				| BATL_GUARDEDSTORAGE)
5406f681b73SJoe Hershberger #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_PCI_MMIO_PHYS \
5416f681b73SJoe Hershberger 				| BATU_BL_256M \
5426f681b73SJoe Hershberger 				| BATU_VS \
5436f681b73SJoe Hershberger 				| BATU_VP)
5446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
5456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
5468bd522ceSDave Liu 
5476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	0
5486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	0
5496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
5506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
5518bd522ceSDave Liu 
5526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	0
5536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	0
5546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
5556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
5568bd522ceSDave Liu 
5578bd522ceSDave Liu #if defined(CONFIG_CMD_KGDB)
5588bd522ceSDave Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
5598bd522ceSDave Liu #endif
5608bd522ceSDave Liu 
5618bd522ceSDave Liu /*
5628bd522ceSDave Liu  * Environment Configuration
5638bd522ceSDave Liu  */
5648bd522ceSDave Liu 
5658bd522ceSDave Liu #define CONFIG_ENV_OVERWRITE
5668bd522ceSDave Liu 
5678bd522ceSDave Liu #if defined(CONFIG_TSEC_ENET)
5688bd522ceSDave Liu #define CONFIG_HAS_ETH0
5698bd522ceSDave Liu #define CONFIG_HAS_ETH1
5708bd522ceSDave Liu #endif
5718bd522ceSDave Liu 
57279f516bcSKim Phillips #define CONFIG_LOADADDR 800000	/* default location for tftp and bootm */
5738bd522ceSDave Liu 
5748bd522ceSDave Liu #define CONFIG_EXTRA_ENV_SETTINGS					\
5758bd522ceSDave Liu 	"netdev=eth0\0"							\
5768bd522ceSDave Liu 	"consoledev=ttyS0\0"						\
5778bd522ceSDave Liu 	"ramdiskaddr=1000000\0"						\
5788bd522ceSDave Liu 	"ramdiskfile=ramfs.83xx\0"					\
57979f516bcSKim Phillips 	"fdtaddr=780000\0"						\
5808bd522ceSDave Liu 	"fdtfile=mpc8315erdb.dtb\0"					\
5816823e9b0SVivek Mahajan 	"usb_phy_type=utmi\0"						\
5828bd522ceSDave Liu 	""
5838bd522ceSDave Liu 
5848bd522ceSDave Liu #define CONFIG_NFSBOOTCOMMAND						\
5858bd522ceSDave Liu 	"setenv bootargs root=/dev/nfs rw "				\
5868bd522ceSDave Liu 		"nfsroot=$serverip:$rootpath "				\
5876f681b73SJoe Hershberger 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"	\
5886f681b73SJoe Hershberger 							"$netdev:off "	\
5898bd522ceSDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
5908bd522ceSDave Liu 	"tftp $loadaddr $bootfile;"					\
5918bd522ceSDave Liu 	"tftp $fdtaddr $fdtfile;"					\
5928bd522ceSDave Liu 	"bootm $loadaddr - $fdtaddr"
5938bd522ceSDave Liu 
5948bd522ceSDave Liu #define CONFIG_RAMBOOTCOMMAND						\
5958bd522ceSDave Liu 	"setenv bootargs root=/dev/ram rw "				\
5968bd522ceSDave Liu 		"console=$consoledev,$baudrate $othbootargs;"		\
5978bd522ceSDave Liu 	"tftp $ramdiskaddr $ramdiskfile;"				\
5988bd522ceSDave Liu 	"tftp $loadaddr $bootfile;"					\
5998bd522ceSDave Liu 	"tftp $fdtaddr $fdtfile;"					\
6008bd522ceSDave Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
6018bd522ceSDave Liu 
6028bd522ceSDave Liu #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
6038bd522ceSDave Liu 
6048bd522ceSDave Liu #endif	/* __CONFIG_H */
605