xref: /rk3399_rockchip-uboot/include/configs/MPC8313ERDB.h (revision acdab5c33f1ea6f5e08f06f08bc64af23ff40d71)
1 /*
2  * Copyright (C) Freescale Semiconductor, Inc. 2006.
3  *
4  * See file CREDITS for list of people who contributed to this
5  * project.
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License as
9  * published by the Free Software Foundation; either version 2 of
10  * the License, or (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20  * MA 02111-1307 USA
21  */
22 /*
23  * mpc8313epb board configuration file
24  */
25 
26 #ifndef __CONFIG_H
27 #define __CONFIG_H
28 
29 /*
30  * High Level Configuration Options
31  */
32 #define CONFIG_E300		1
33 #define CONFIG_MPC83XX		1
34 #define CONFIG_MPC831X		1
35 #define CONFIG_MPC8313		1
36 #define CONFIG_MPC8313ERDB	1
37 
38 #define CONFIG_PCI
39 #define CONFIG_83XX_GENERIC_PCI
40 
41 #define CONFIG_MISC_INIT_R
42 
43 /*
44  * On-board devices
45  *
46  * TSEC1 is VSC switch
47  * TSEC2 is SoC TSEC
48  */
49 #define CONFIG_VSC7385_ENET
50 #define CONFIG_TSEC2
51 
52 #ifdef CFG_66MHZ
53 #define CONFIG_83XX_CLKIN	66666667	/* in Hz */
54 #elif defined(CFG_33MHZ)
55 #define CONFIG_83XX_CLKIN	33333333	/* in Hz */
56 #else
57 #error Unknown oscillator frequency.
58 #endif
59 
60 #define CONFIG_SYS_CLK_FREQ	CONFIG_83XX_CLKIN
61 
62 #define CONFIG_BOARD_EARLY_INIT_F		/* call board_pre_init */
63 
64 #define CFG_IMMR		0xE0000000
65 
66 #define CFG_MEMTEST_START	0x00001000
67 #define CFG_MEMTEST_END		0x07f00000
68 
69 /* Early revs of this board will lock up hard when attempting
70  * to access the PMC registers, unless a JTAG debugger is
71  * connected, or some resistor modifications are made.
72  */
73 #define CFG_8313ERDB_BROKEN_PMC 1
74 
75 #define CFG_ACR_PIPE_DEP	3	/* Arbiter pipeline depth (0-3) */
76 #define CFG_ACR_RPTCNT		3	/* Arbiter repeat count (0-7) */
77 
78 /*
79  * Device configurations
80  */
81 
82 /* Vitesse 7385 */
83 
84 #ifdef CONFIG_VSC7385_ENET
85 
86 #define CONFIG_TSEC1
87 
88 /* The flash address and size of the VSC7385 firmware image */
89 #define CONFIG_VSC7385_IMAGE		0xFE7FE000
90 #define CONFIG_VSC7385_IMAGE_SIZE	8192
91 
92 #endif
93 
94 /*
95  * DDR Setup
96  */
97 #define CFG_DDR_BASE		0x00000000	/* DDR is system memory*/
98 #define CFG_SDRAM_BASE		CFG_DDR_BASE
99 #define CFG_DDR_SDRAM_BASE	CFG_DDR_BASE
100 
101 /*
102  * Manually set up DDR parameters, as this board does not
103  * seem to have the SPD connected to I2C.
104  */
105 #define CFG_DDR_SIZE		128		/* MB */
106 #define CFG_DDR_CONFIG		( CSCONFIG_EN \
107 				| 0x00010000 /* TODO */ \
108 				| CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10 )
109 				/* 0x80010102 */
110 
111 #define CFG_DDR_TIMING_3	0x00000000
112 #define CFG_DDR_TIMING_0	( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
113 				| ( 0 << TIMING_CFG0_WRT_SHIFT ) \
114 				| ( 0 << TIMING_CFG0_RRT_SHIFT ) \
115 				| ( 0 << TIMING_CFG0_WWT_SHIFT ) \
116 				| ( 2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
117 				| ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
118 				| ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
119 				| ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
120 				/* 0x00220802 */
121 #define CFG_DDR_TIMING_1	( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \
122 				| ( 8 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
123 				| ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \
124 				| ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
125 				| (10 << TIMING_CFG1_REFREC_SHIFT ) \
126 				| ( 3 << TIMING_CFG1_WRREC_SHIFT ) \
127 				| ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
128 				| ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
129 				/* 0x3835a322 */
130 #define CFG_DDR_TIMING_2	( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
131 				| ( 5 << TIMING_CFG2_CPO_SHIFT ) \
132 				| ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
133 				| ( 2 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
134 				| ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
135 				| ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
136 				| ( 6 << TIMING_CFG2_FOUR_ACT_SHIFT) )
137 				/* 0x129048c6 */ /* P9-45,may need tuning */
138 #define CFG_DDR_INTERVAL	( ( 1296 << SDRAM_INTERVAL_REFINT_SHIFT ) \
139 				| ( 1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
140 				/* 0x05100500 */
141 #if defined(CONFIG_DDR_2T_TIMING)
142 #define CFG_SDRAM_CFG		( SDRAM_CFG_SREN \
143 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
144 				| SDRAM_CFG_2T_EN \
145 				| SDRAM_CFG_DBW_32 )
146 #else
147 #define CFG_SDRAM_CFG		( SDRAM_CFG_SREN \
148 				| SDRAM_CFG_SDRAM_TYPE_DDR2 \
149 				| SDRAM_CFG_32_BE )
150 				/* 0x43080000 */
151 #endif
152 #define CFG_SDRAM_CFG2		0x00401000;
153 /* set burst length to 8 for 32-bit data path */
154 #define CFG_DDR_MODE		( ( 0x4448 << SDRAM_MODE_ESD_SHIFT ) \
155 				| ( 0x0632 << SDRAM_MODE_SD_SHIFT ) )
156 				/* 0x44480632 */
157 #define CFG_DDR_MODE_2		0x8000C000;
158 
159 #define CFG_DDR_CLK_CNTL	DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
160 				/*0x02000000*/
161 #define CFG_DDRCDR_VALUE	( DDRCDR_EN \
162 				| DDRCDR_PZ_NOMZ \
163 				| DDRCDR_NZ_NOMZ \
164 				| DDRCDR_M_ODR )
165 
166 /*
167  * FLASH on the Local Bus
168  */
169 #define CFG_FLASH_CFI				/* use the Common Flash Interface */
170 #define CFG_FLASH_CFI_DRIVER			/* use the CFI driver */
171 #define CFG_FLASH_BASE		0xFE000000	/* start of FLASH   */
172 #define CFG_FLASH_SIZE		8		/* flash size in MB */
173 #define CFG_FLASH_EMPTY_INFO			/* display empty sectors */
174 #define CFG_FLASH_USE_BUFFER_WRITE		/* buffer up multiple bytes */
175 
176 #define CFG_BR0_PRELIM		(CFG_FLASH_BASE |	/* flash Base address */ \
177 				(2 << BR_PS_SHIFT) |	/* 16 bit port size */ \
178 				BR_V)			/* valid */
179 #define CFG_OR0_PRELIM		( 0xFF000000		/* 16 MByte */ \
180 				| OR_GPCM_XACS \
181 				| OR_GPCM_SCY_9 \
182 				| OR_GPCM_EHTR \
183 				| OR_GPCM_EAD )
184 				/* 0xFF006FF7	TODO SLOW 16 MB flash size */
185 #define CFG_LBLAWBAR0_PRELIM	CFG_FLASH_BASE	/* window base at flash base */
186 #define CFG_LBLAWAR0_PRELIM	0x80000017	/* 16 MB window size */
187 
188 #define CFG_MAX_FLASH_BANKS	1		/* number of banks */
189 #define CFG_MAX_FLASH_SECT	135		/* sectors per device */
190 
191 #define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
192 #define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
193 
194 #define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */
195 
196 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
197 #define CFG_RAMBOOT
198 #endif
199 
200 #define CFG_INIT_RAM_LOCK	1
201 #define CFG_INIT_RAM_ADDR	0xFD000000	/* Initial RAM address */
202 #define CFG_INIT_RAM_END	0x1000		/* End of used area in RAM*/
203 
204 #define CFG_GBL_DATA_SIZE	0x100		/* num bytes initial data */
205 #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
206 #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
207 
208 /* CFG_MONITOR_LEN must be a multiple of CFG_ENV_SECT_SIZE */
209 #define CFG_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */
210 #define CFG_MALLOC_LEN		(512 * 1024)	/* Reserved for malloc */
211 
212 /*
213  * Local Bus LCRR and LBCR regs
214  */
215 #define CFG_LCRR	LCRR_EADC_1 | LCRR_CLKDIV_4
216 #define CFG_LBC_LBCR	( 0x00040000 /* TODO */ \
217 			| (0xFF << LBCR_BMT_SHIFT) \
218 			| 0xF )	/* 0x0004ff0f */
219 
220 #define CFG_LBC_MRTPR	0x20000000  /*TODO */	/* LB refresh timer prescal, 266MHz/32 */
221 
222 /* drivers/mtd/nand/nand.c */
223 #define CFG_NAND_BASE		0xE2800000	/* 0xF0000000 */
224 #define CFG_MAX_NAND_DEVICE	1
225 #define NAND_MAX_CHIPS		1
226 #define CONFIG_MTD_NAND_VERIFY_WRITE
227 #define CONFIG_CMD_NAND 1
228 #define CONFIG_NAND_FSL_ELBC 1
229 
230 #define CFG_BR1_PRELIM		( CFG_NAND_BASE \
231 				| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
232 				| BR_PS_8		/* Port Size = 8 bit */ \
233 				| BR_MS_FCM		/* MSEL = FCM */ \
234 				| BR_V )		/* valid */
235 #define CFG_OR1_PRELIM		( 0xFFFF8000		/* length 32K */ \
236 				| OR_FCM_CSCT \
237 				| OR_FCM_CST \
238 				| OR_FCM_CHT \
239 				| OR_FCM_SCY_1 \
240 				| OR_FCM_TRLX \
241 				| OR_FCM_EHTR )
242 				/* 0xFFFF8396 */
243 #define CFG_LBLAWBAR1_PRELIM	CFG_NAND_BASE
244 #define CFG_LBLAWAR1_PRELIM	0x8000000E	/* 32KB  */
245 
246 /* local bus read write buffer mapping */
247 #define CFG_BR3_PRELIM		0xFA000801	/* map at 0xFA000000 */
248 #define CFG_OR3_PRELIM		0xFFFF8FF7	/* 32kB */
249 #define CFG_LBLAWBAR3_PRELIM	0xFA000000
250 #define CFG_LBLAWAR3_PRELIM	0x8000000E	/* 32KB  */
251 
252 /* Vitesse 7385 */
253 
254 #define CFG_VSC7385_BASE	0xF0000000
255 
256 #ifdef CONFIG_VSC7385_ENET
257 
258 #define CFG_BR2_PRELIM		0xf0000801	/* VSC7385 Base address */
259 #define CFG_OR2_PRELIM		0xfffe09ff	/* VSC7385, 128K bytes*/
260 #define CFG_LBLAWBAR2_PRELIM	CFG_VSC7385_BASE/* Access window base at VSC7385 base */
261 #define CFG_LBLAWAR2_PRELIM	0x80000010	/* Access window size 128K */
262 
263 #endif
264 
265 /* pass open firmware flat tree */
266 #define CONFIG_OF_LIBFDT	1
267 #define CONFIG_OF_BOARD_SETUP	1
268 #define CONFIG_OF_STDOUT_VIA_ALIAS	1
269 
270 /*
271  * Serial Port
272  */
273 #define CONFIG_CONS_INDEX	1
274 #define CFG_NS16550
275 #define CFG_NS16550_SERIAL
276 #define CFG_NS16550_REG_SIZE	1
277 #define CFG_NS16550_CLK		get_bus_freq(0)
278 
279 #define CFG_BAUDRATE_TABLE	\
280 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
281 
282 #define CFG_NS16550_COM1	(CFG_IMMR+0x4500)
283 #define CFG_NS16550_COM2	(CFG_IMMR+0x4600)
284 
285 /* Use the HUSH parser */
286 #define CFG_HUSH_PARSER
287 #define CFG_PROMPT_HUSH_PS2 "> "
288 
289 /* I2C */
290 #define CONFIG_HARD_I2C			/* I2C with hardware support*/
291 #define CONFIG_FSL_I2C
292 #define CONFIG_I2C_MULTI_BUS
293 #define CONFIG_I2C_CMD_TREE
294 #define CFG_I2C_SPEED		400000	/* I2C speed and slave address */
295 #define CFG_I2C_SLAVE		0x7F
296 #define CFG_I2C_NOPROBES	{{0,0x69}} /* Don't probe these addrs */
297 #define CFG_I2C_OFFSET		0x3000
298 #define CFG_I2C2_OFFSET		0x3100
299 
300 /*
301  * General PCI
302  * Addresses are mapped 1-1.
303  */
304 #define CFG_PCI1_MEM_BASE	0x80000000
305 #define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE
306 #define CFG_PCI1_MEM_SIZE	0x10000000	/* 256M */
307 #define CFG_PCI1_MMIO_BASE	0x90000000
308 #define CFG_PCI1_MMIO_PHYS	CFG_PCI1_MMIO_BASE
309 #define CFG_PCI1_MMIO_SIZE	0x10000000	/* 256M */
310 #define CFG_PCI1_IO_BASE	0x00000000
311 #define CFG_PCI1_IO_PHYS	0xE2000000
312 #define CFG_PCI1_IO_SIZE	0x00100000	/* 1M */
313 
314 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
315 #define CFG_PCI_SUBSYS_VENDORID 0x1057	/* Motorola */
316 
317 /*
318  * TSEC
319  */
320 #define CONFIG_TSEC_ENET		/* TSEC ethernet support */
321 
322 #define CONFIG_NET_MULTI
323 #define CONFIG_GMII			/* MII PHY management */
324 
325 #ifdef CONFIG_TSEC1
326 #define CONFIG_HAS_ETH0
327 #define CONFIG_TSEC1_NAME	"TSEC0"
328 #define CFG_TSEC1_OFFSET	0x24000
329 #define TSEC1_PHY_ADDR		0x1c
330 #define TSEC1_FLAGS		TSEC_GIGABIT
331 #define TSEC1_PHYIDX		0
332 #endif
333 
334 #ifdef CONFIG_TSEC2
335 #define CONFIG_HAS_ETH1
336 #define CONFIG_TSEC2_NAME	"TSEC1"
337 #define CFG_TSEC2_OFFSET	0x25000
338 #define TSEC2_PHY_ADDR		4
339 #define TSEC2_FLAGS		TSEC_GIGABIT
340 #define TSEC2_PHYIDX		0
341 #endif
342 
343 
344 /* Options are: TSEC[0-1] */
345 #define CONFIG_ETHPRIME			"TSEC1"
346 
347 /*
348  * Configure on-board RTC
349  */
350 #define CONFIG_RTC_DS1337
351 #define CFG_I2C_RTC_ADDR		0x68
352 
353 /*
354  * Environment
355  */
356 #ifndef CFG_RAMBOOT
357 	#define CFG_ENV_IS_IN_FLASH	1
358 	#define CFG_ENV_ADDR		(CFG_MONITOR_BASE + CFG_MONITOR_LEN)
359 	#define CFG_ENV_SECT_SIZE	0x10000	/* 64K(one sector) for env */
360 	#define CFG_ENV_SIZE		0x2000
361 
362 /* Address and size of Redundant Environment Sector */
363 #else
364 	#define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
365 	#define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
366 	#define CFG_ENV_SIZE		0x2000
367 #endif
368 
369 #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */
370 #define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */
371 
372 /*
373  * BOOTP options
374  */
375 #define CONFIG_BOOTP_BOOTFILESIZE
376 #define CONFIG_BOOTP_BOOTPATH
377 #define CONFIG_BOOTP_GATEWAY
378 #define CONFIG_BOOTP_HOSTNAME
379 
380 
381 /*
382  * Command line configuration.
383  */
384 #include <config_cmd_default.h>
385 
386 #define CONFIG_CMD_PING
387 #define CONFIG_CMD_DHCP
388 #define CONFIG_CMD_I2C
389 #define CONFIG_CMD_MII
390 #define CONFIG_CMD_DATE
391 #define CONFIG_CMD_PCI
392 
393 #if defined(CFG_RAMBOOT)
394     #undef CONFIG_CMD_ENV
395     #undef CONFIG_CMD_LOADS
396 #endif
397 
398 #define CONFIG_CMDLINE_EDITING 1
399 
400 
401 /*
402  * Miscellaneous configurable options
403  */
404 #define CFG_LONGHELP			/* undef to save memory */
405 #define CFG_LOAD_ADDR	0x2000000	/* default load address */
406 #define CFG_PROMPT	"=> "		/* Monitor Command Prompt */
407 #define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
408 
409 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)	/* Print Buffer Size */
410 #define CFG_MAXARGS	16		/* max number of command args */
411 #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */
412 #define CFG_HZ		1000		/* decrementer freq: 1ms ticks */
413 
414 /*
415  * For booting Linux, the board info and command line data
416  * have to be in the first 8 MB of memory, since this is
417  * the maximum mapped by the Linux kernel during initialization.
418  */
419 #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
420 
421 #define CFG_RCWH_PCIHOST 0x80000000	/* PCIHOST  */
422 
423 #ifdef CFG_66MHZ
424 
425 /* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
426 /* 0x62040000 */
427 #define CFG_HRCW_LOW (\
428 	0x20000000 /* reserved, must be set */ |\
429 	HRCWL_DDRCM |\
430 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
431 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
432 	HRCWL_CSB_TO_CLKIN_2X1 |\
433 	HRCWL_CORE_TO_CSB_2X1)
434 
435 #elif defined(CFG_33MHZ)
436 
437 /* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
438 /* 0x65040000 */
439 #define CFG_HRCW_LOW (\
440 	0x20000000 /* reserved, must be set */ |\
441 	HRCWL_DDRCM |\
442 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
443 	HRCWL_DDR_TO_SCB_CLK_2X1 |\
444 	HRCWL_CSB_TO_CLKIN_5X1 |\
445 	HRCWL_CORE_TO_CSB_2X1)
446 
447 #endif
448 
449 /* 0xa0606c00 */
450 #define CFG_HRCW_HIGH (\
451 	HRCWH_PCI_HOST |\
452 	HRCWH_PCI1_ARBITER_ENABLE |\
453 	HRCWH_CORE_ENABLE |\
454 	HRCWH_FROM_0X00000100 |\
455 	HRCWH_BOOTSEQ_DISABLE |\
456 	HRCWH_SW_WATCHDOG_DISABLE |\
457 	HRCWH_ROM_LOC_LOCAL_16BIT |\
458 	HRCWH_RL_EXT_LEGACY |\
459 	HRCWH_TSEC1M_IN_RGMII |\
460 	HRCWH_TSEC2M_IN_RGMII |\
461 	HRCWH_BIG_ENDIAN |\
462 	HRCWH_LALE_NORMAL)
463 
464 /* System IO Config */
465 #define CFG_SICRH	(SICRH_TSOBI1 | SICRH_TSOBI2)	/* RGMII */
466 #define CFG_SICRL	SICRL_USBDR			/* Enable Internal USB Phy  */
467 
468 #define CFG_HID0_INIT	0x000000000
469 #define CFG_HID0_FINAL	(HID0_ENABLE_MACHINE_CHECK | \
470 			 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
471 
472 #define CFG_HID2 HID2_HBE
473 
474 #define CONFIG_HIGH_BATS	1	/* High BATs supported */
475 
476 /* DDR @ 0x00000000 */
477 #define CFG_IBAT0L	(CFG_SDRAM_BASE | BATL_PP_10)
478 #define CFG_IBAT0U	(CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
479 
480 /* PCI @ 0x80000000 */
481 #define CFG_IBAT1L	(CFG_PCI1_MEM_BASE | BATL_PP_10)
482 #define CFG_IBAT1U	(CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
483 #define CFG_IBAT2L	(CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
484 #define CFG_IBAT2U	(CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
485 
486 /* PCI2 not supported on 8313 */
487 #define CFG_IBAT3L	(0)
488 #define CFG_IBAT3U	(0)
489 #define CFG_IBAT4L	(0)
490 #define CFG_IBAT4U	(0)
491 
492 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
493 #define CFG_IBAT5L	(CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
494 #define CFG_IBAT5U	(CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
495 
496 /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
497 #define CFG_IBAT6L	(0xF0000000 | BATL_PP_10)
498 #define CFG_IBAT6U	(0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
499 
500 #define CFG_IBAT7L	(0)
501 #define CFG_IBAT7U	(0)
502 
503 #define CFG_DBAT0L	CFG_IBAT0L
504 #define CFG_DBAT0U	CFG_IBAT0U
505 #define CFG_DBAT1L	CFG_IBAT1L
506 #define CFG_DBAT1U	CFG_IBAT1U
507 #define CFG_DBAT2L	CFG_IBAT2L
508 #define CFG_DBAT2U	CFG_IBAT2U
509 #define CFG_DBAT3L	CFG_IBAT3L
510 #define CFG_DBAT3U	CFG_IBAT3U
511 #define CFG_DBAT4L	CFG_IBAT4L
512 #define CFG_DBAT4U	CFG_IBAT4U
513 #define CFG_DBAT5L	CFG_IBAT5L
514 #define CFG_DBAT5U	CFG_IBAT5U
515 #define CFG_DBAT6L	CFG_IBAT6L
516 #define CFG_DBAT6U	CFG_IBAT6U
517 #define CFG_DBAT7L	CFG_IBAT7L
518 #define CFG_DBAT7U	CFG_IBAT7U
519 
520 /*
521  * Internal Definitions
522  *
523  * Boot Flags
524  */
525 #define BOOTFLAG_COLD	0x01	/* Normal Power-On: Boot from FLASH */
526 #define BOOTFLAG_WARM	0x02	/* Software reboot */
527 
528 /*
529  * Environment Configuration
530  */
531 #define CONFIG_ENV_OVERWRITE
532 
533 #define CONFIG_ETHADDR		00:E0:0C:00:95:01
534 #define CONFIG_ETH1ADDR		00:E0:0C:00:95:02
535 
536 #define CONFIG_IPADDR		10.0.0.2
537 #define CONFIG_SERVERIP		10.0.0.1
538 #define CONFIG_GATEWAYIP	10.0.0.1
539 #define CONFIG_NETMASK		255.0.0.0
540 #define CONFIG_NETDEV		eth1
541 
542 #define CONFIG_HOSTNAME		mpc8313erdb
543 #define CONFIG_ROOTPATH		/nfs/root/path
544 #define CONFIG_BOOTFILE		uImage
545 #define CONFIG_UBOOTPATH	u-boot.bin	/* U-Boot image on TFTP server */
546 #define CONFIG_FDTFILE		mpc8313erdb.dtb
547 
548 #define CONFIG_LOADADDR		500000	/* default location for tftp and bootm */
549 #define CONFIG_BOOTDELAY	-1	/* -1 disables auto-boot */
550 #define CONFIG_BAUDRATE		115200
551 
552 #define XMK_STR(x)	#x
553 #define MK_STR(x)	XMK_STR(x)
554 
555 #define CONFIG_EXTRA_ENV_SETTINGS \
556 	"netdev=" MK_STR(CONFIG_NETDEV) "\0"				\
557 	"ethprime=TSEC1\0"						\
558 	"uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"				\
559 	"tftpflash=tftpboot $loadaddr $uboot; "				\
560 		"protect off " MK_STR(TEXT_BASE) " +$filesize; "	\
561 		"erase " MK_STR(TEXT_BASE) " +$filesize; "		\
562 		"cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; "	\
563 		"protect on " MK_STR(TEXT_BASE) " +$filesize; "		\
564 		"cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0"	\
565 	"fdtaddr=400000\0"						\
566 	"fdtfile=" MK_STR(CONFIG_FDTFILE) "\0"				\
567 	"console=ttyS0\0"						\
568 	"setbootargs=setenv bootargs "					\
569 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
570 	"setipargs=setenv bootargs nfsroot=$serverip:$rootpath "	 \
571 		"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
572 		"root=$rootdev rw console=$console,$baudrate $othbootargs\0"
573 
574 #define CONFIG_NFSBOOTCOMMAND						\
575 	"setenv rootdev /dev/nfs;"					\
576 	"run setbootargs;"						\
577 	"run setipargs;"						\
578 	"tftp $loadaddr $bootfile;"					\
579 	"tftp $fdtaddr $fdtfile;"					\
580 	"bootm $loadaddr - $fdtaddr"
581 
582 #define CONFIG_RAMBOOTCOMMAND						\
583 	"setenv rootdev /dev/ram;"					\
584 	"run setbootargs;"						\
585 	"tftp $ramdiskaddr $ramdiskfile;"				\
586 	"tftp $loadaddr $bootfile;"					\
587 	"tftp $fdtaddr $fdtfile;"					\
588 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
589 
590 #undef MK_STR
591 #undef XMK_STR
592 
593 #endif	/* __CONFIG_H */
594