xref: /rk3399_rockchip-uboot/include/configs/M5485EVB.h (revision f33fca22e76f20e4e4793810ca7a06a4805a6cf4)
157a12720STsiChungLiew /*
257a12720STsiChungLiew  * Configuation settings for the Freescale MCF5485 FireEngine board.
357a12720STsiChungLiew  *
457a12720STsiChungLiew  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
557a12720STsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
657a12720STsiChungLiew  *
757a12720STsiChungLiew  * See file CREDITS for list of people who contributed to this
857a12720STsiChungLiew  * project.
957a12720STsiChungLiew  *
1057a12720STsiChungLiew  * This program is free software; you can redistribute it and/or
1157a12720STsiChungLiew  * modify it under the terms of the GNU General Public License as
1257a12720STsiChungLiew  * published by the Free Software Foundation; either version 2 of
1357a12720STsiChungLiew  * the License, or (at your option) any later version.
1457a12720STsiChungLiew  *
1557a12720STsiChungLiew  * This program is distributed in the hope that it will be useful,
1657a12720STsiChungLiew  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1757a12720STsiChungLiew  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
1857a12720STsiChungLiew  * GNU General Public License for more details.
1957a12720STsiChungLiew  *
2057a12720STsiChungLiew  * You should have received a copy of the GNU General Public License
2157a12720STsiChungLiew  * along with this program; if not, write to the Free Software
2257a12720STsiChungLiew  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2357a12720STsiChungLiew  * MA 02111-1307 USA
2457a12720STsiChungLiew  */
2557a12720STsiChungLiew 
2657a12720STsiChungLiew /*
2757a12720STsiChungLiew  * board/config.h - configuration options, board specific
2857a12720STsiChungLiew  */
2957a12720STsiChungLiew 
3057a12720STsiChungLiew #ifndef _M5485EVB_H
3157a12720STsiChungLiew #define _M5485EVB_H
3257a12720STsiChungLiew 
3357a12720STsiChungLiew /*
3457a12720STsiChungLiew  * High Level Configuration Options
3557a12720STsiChungLiew  * (easy to change)
3657a12720STsiChungLiew  */
3757a12720STsiChungLiew #define CONFIG_MCF547x_8x	/* define processor family */
3857a12720STsiChungLiew #define CONFIG_M548x		/* define processor type */
3957a12720STsiChungLiew #define CONFIG_M5485		/* define processor type */
4057a12720STsiChungLiew 
4157a12720STsiChungLiew #define CONFIG_MCFUART
4257a12720STsiChungLiew #define CFG_UART_PORT		(0)
4357a12720STsiChungLiew #define CONFIG_BAUDRATE		115200
4457a12720STsiChungLiew #define CFG_BAUDRATE_TABLE	{ 9600 , 19200 , 38400 , 57600, 115200 }
4557a12720STsiChungLiew 
4657a12720STsiChungLiew #define CONFIG_HW_WATCHDOG
4757a12720STsiChungLiew #define CONFIG_WATCHDOG_TIMEOUT	5000	/* timeout in milliseconds, max timeout is 6.71sec */
4857a12720STsiChungLiew 
4957a12720STsiChungLiew /* Command line configuration */
5057a12720STsiChungLiew #include <config_cmd_default.h>
5157a12720STsiChungLiew 
5257a12720STsiChungLiew #define CONFIG_CMD_CACHE
5357a12720STsiChungLiew #undef CONFIG_CMD_DATE
5457a12720STsiChungLiew #define CONFIG_CMD_ELF
5557a12720STsiChungLiew #define CONFIG_CMD_FLASH
5657a12720STsiChungLiew #define CONFIG_CMD_I2C
5757a12720STsiChungLiew #define CONFIG_CMD_MEMORY
5857a12720STsiChungLiew #define CONFIG_CMD_MISC
5957a12720STsiChungLiew #define CONFIG_CMD_MII
6057a12720STsiChungLiew #define CONFIG_CMD_NET
6157a12720STsiChungLiew #define CONFIG_CMD_PCI
6257a12720STsiChungLiew #define CONFIG_CMD_PING
6357a12720STsiChungLiew #define CONFIG_CMD_REGINFO
6457a12720STsiChungLiew #define CONFIG_CMD_USB
6557a12720STsiChungLiew 
6657a12720STsiChungLiew #define CONFIG_SLTTMR
6757a12720STsiChungLiew 
6857a12720STsiChungLiew #define CONFIG_FSLDMAFEC
6957a12720STsiChungLiew #ifdef CONFIG_FSLDMAFEC
7057a12720STsiChungLiew #	define CONFIG_NET_MULTI		1
7157a12720STsiChungLiew #	define CONFIG_MII		1
7257a12720STsiChungLiew #	define CONFIG_HAS_ETH1
7357a12720STsiChungLiew 
7457a12720STsiChungLiew #	define CFG_DISCOVER_PHY
7557a12720STsiChungLiew #	define CFG_RX_ETH_BUFFER	32
7657a12720STsiChungLiew #	define CFG_TX_ETH_BUFFER	48
7757a12720STsiChungLiew #	define CFG_FAULT_ECHO_LINK_DOWN
7857a12720STsiChungLiew 
7957a12720STsiChungLiew #	define CFG_FEC0_PINMUX		0
8057a12720STsiChungLiew #	define CFG_FEC0_MIIBASE		CFG_FEC0_IOBASE
8157a12720STsiChungLiew #	define CFG_FEC1_PINMUX		0
8257a12720STsiChungLiew #	define CFG_FEC1_MIIBASE		CFG_FEC0_IOBASE
8357a12720STsiChungLiew 
8457a12720STsiChungLiew #	define MCFFEC_TOUT_LOOP 	50000
8557a12720STsiChungLiew /* If CFG_DISCOVER_PHY is not defined - hardcoded */
8657a12720STsiChungLiew #	ifndef CFG_DISCOVER_PHY
8757a12720STsiChungLiew #		define FECDUPLEX	FULL
8857a12720STsiChungLiew #		define FECSPEED		_100BASET
8957a12720STsiChungLiew #	else
9057a12720STsiChungLiew #		ifndef CFG_FAULT_ECHO_LINK_DOWN
9157a12720STsiChungLiew #			define CFG_FAULT_ECHO_LINK_DOWN
9257a12720STsiChungLiew #		endif
9357a12720STsiChungLiew #	endif			/* CFG_DISCOVER_PHY */
9457a12720STsiChungLiew 
9557a12720STsiChungLiew #	define CONFIG_ETHADDR	00:e0:0c:bc:e5:60
9657a12720STsiChungLiew #	define CONFIG_ETH1ADDR	00:e0:0c:bc:e5:61
9757a12720STsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
9857a12720STsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
9957a12720STsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
10057a12720STsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
10157a12720STsiChungLiew #	define CONFIG_OVERWRITE_ETHADDR_ONCE
10257a12720STsiChungLiew 
10357a12720STsiChungLiew #endif
10457a12720STsiChungLiew 
10557a12720STsiChungLiew #ifdef CONFIG_CMD_USB
10657a12720STsiChungLiew #	define CONFIG_USB_STORAGE
10757a12720STsiChungLiew #	define CONFIG_DOS_PARTITION
10857a12720STsiChungLiew #	define CONFIG_USB_OHCI_NEW
10957a12720STsiChungLiew #	ifndef CONFIG_CMD_PCI
11057a12720STsiChungLiew #		define CONFIG_CMD_PCI
11157a12720STsiChungLiew #	endif
11257a12720STsiChungLiew /*#	define CONFIG_PCI_OHCI*/
11357a12720STsiChungLiew #	define CFG_USB_OHCI_REGS_BASE		0x80041000
11457a12720STsiChungLiew #	define CFG_USB_OHCI_MAX_ROOT_PORTS	15
11557a12720STsiChungLiew #	define CFG_USB_OHCI_SLOT_NAME		"isp1561"
11657a12720STsiChungLiew #	define CFG_OHCI_SWAP_REG_ACCESS
11757a12720STsiChungLiew #endif
11857a12720STsiChungLiew 
11957a12720STsiChungLiew /* I2C */
12057a12720STsiChungLiew #define CONFIG_FSL_I2C
12157a12720STsiChungLiew #define CONFIG_HARD_I2C		/* I2C with hw support */
12257a12720STsiChungLiew #undef CONFIG_SOFT_I2C		/* I2C bit-banged */
12357a12720STsiChungLiew #define CFG_I2C_SPEED		80000
12457a12720STsiChungLiew #define CFG_I2C_SLAVE		0x7F
12557a12720STsiChungLiew #define CFG_I2C_OFFSET		0x00008F00
12657a12720STsiChungLiew #define CFG_IMMR		CFG_MBAR
12757a12720STsiChungLiew 
12857a12720STsiChungLiew /* PCI */
12957a12720STsiChungLiew #ifdef CONFIG_CMD_PCI
13057a12720STsiChungLiew #define CONFIG_PCI		1
13157a12720STsiChungLiew #define CONFIG_PCI_PNP		1
132*f33fca22STsiChung Liew #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE	1
13357a12720STsiChungLiew 
13457a12720STsiChungLiew #define CFG_PCI_MEM_BUS		0x80000000
13557a12720STsiChungLiew #define CFG_PCI_MEM_PHYS	CFG_PCI_MEM_BUS
13657a12720STsiChungLiew #define CFG_PCI_MEM_SIZE	0x10000000
13757a12720STsiChungLiew 
13857a12720STsiChungLiew #define CFG_PCI_IO_BUS		0x71000000
13957a12720STsiChungLiew #define CFG_PCI_IO_PHYS		CFG_PCI_IO_BUS
14057a12720STsiChungLiew #define CFG_PCI_IO_SIZE		0x01000000
14157a12720STsiChungLiew 
14257a12720STsiChungLiew #define CFG_PCI_CFG_BUS		0x70000000
14357a12720STsiChungLiew #define CFG_PCI_CFG_PHYS	CFG_PCI_CFG_BUS
14457a12720STsiChungLiew #define CFG_PCI_CFG_SIZE	0x01000000
14557a12720STsiChungLiew #endif
14657a12720STsiChungLiew 
14757a12720STsiChungLiew #define CONFIG_BOOTDELAY	1	/* autoboot after 5 seconds */
14857a12720STsiChungLiew #define CONFIG_UDP_CHECKSUM
14957a12720STsiChungLiew 
15057a12720STsiChungLiew #define CONFIG_HOSTNAME		M548xEVB
15157a12720STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS		\
15257a12720STsiChungLiew 	"netdev=eth0\0"				\
15357a12720STsiChungLiew 	"loadaddr=10000\0"			\
15457a12720STsiChungLiew 	"u-boot=u-boot.bin\0"			\
15557a12720STsiChungLiew 	"load=tftp ${loadaddr) ${u-boot}\0"	\
15657a12720STsiChungLiew 	"upd=run load; run prog\0"		\
15757a12720STsiChungLiew 	"prog=prot off bank 1;"			\
15857a12720STsiChungLiew 	"era ff800000 ff82ffff;"		\
15957a12720STsiChungLiew 	"cp.b ${loadaddr} ff800000 ${filesize};"\
16057a12720STsiChungLiew 	"save\0"				\
16157a12720STsiChungLiew 	""
16257a12720STsiChungLiew 
16357a12720STsiChungLiew #define CONFIG_PRAM		512	/* 512 KB */
16457a12720STsiChungLiew #define CFG_PROMPT		"-> "
16557a12720STsiChungLiew #define CFG_LONGHELP		/* undef to save memory */
16657a12720STsiChungLiew 
16757a12720STsiChungLiew #ifdef CONFIG_CMD_KGDB
16857a12720STsiChungLiew #	define CFG_CBSIZE	1024	/* Console I/O Buffer Size */
16957a12720STsiChungLiew #else
17057a12720STsiChungLiew #	define CFG_CBSIZE	256	/* Console I/O Buffer Size */
17157a12720STsiChungLiew #endif
17257a12720STsiChungLiew 
17357a12720STsiChungLiew #define CFG_PBSIZE		(CFG_CBSIZE+sizeof(CFG_PROMPT)+16)	/* Print Buffer Size */
17457a12720STsiChungLiew #define CFG_MAXARGS		16	/* max number of command args */
17557a12720STsiChungLiew #define CFG_BARGSIZE		CFG_CBSIZE	/* Boot Argument Buffer Size    */
17657a12720STsiChungLiew #define CFG_LOAD_ADDR		0x00010000
17757a12720STsiChungLiew 
17857a12720STsiChungLiew #define CFG_HZ			1000
17957a12720STsiChungLiew #define CFG_CLK			CFG_BUSCLK
18057a12720STsiChungLiew #define CFG_CPU_CLK		CFG_CLK * 2
18157a12720STsiChungLiew 
18257a12720STsiChungLiew #define CFG_MBAR		0xF0000000
18357a12720STsiChungLiew #define CFG_INTSRAM		(CFG_MBAR + 0x10000)
18457a12720STsiChungLiew #define CFG_INTSRAMSZ		0x8000
18557a12720STsiChungLiew 
18657a12720STsiChungLiew /*#define CFG_LATCH_ADDR		(CFG_CS1_BASE + 0x80000)*/
18757a12720STsiChungLiew 
18857a12720STsiChungLiew /*
18957a12720STsiChungLiew  * Low Level Configuration Settings
19057a12720STsiChungLiew  * (address mappings, register initial values, etc.)
19157a12720STsiChungLiew  * You should know what you are doing if you make changes here.
19257a12720STsiChungLiew  */
19357a12720STsiChungLiew /*-----------------------------------------------------------------------
19457a12720STsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
19557a12720STsiChungLiew  */
19657a12720STsiChungLiew #define CFG_INIT_RAM_ADDR	0xF2000000
19757a12720STsiChungLiew #define CFG_INIT_RAM_END	0x1000	/* End of used area in internal SRAM */
19857a12720STsiChungLiew #define CFG_INIT_RAM_CTRL	0x21
19957a12720STsiChungLiew #define CFG_INIT_RAM1_ADDR	(CFG_INIT_RAM_ADDR + CFG_INIT_RAM_END)
20057a12720STsiChungLiew #define CFG_INIT_RAM1_END	0x1000	/* End of used area in internal SRAM */
20157a12720STsiChungLiew #define CFG_INIT_RAM1_CTRL	0x21
20257a12720STsiChungLiew #define CFG_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */
20357a12720STsiChungLiew #define CFG_GBL_DATA_OFFSET	((CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) - 0x10)
20457a12720STsiChungLiew #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
20557a12720STsiChungLiew 
20657a12720STsiChungLiew /*-----------------------------------------------------------------------
20757a12720STsiChungLiew  * Start addresses for the final memory configuration
20857a12720STsiChungLiew  * (Set up by the startup code)
20957a12720STsiChungLiew  * Please note that CFG_SDRAM_BASE _must_ start at 0
21057a12720STsiChungLiew  */
21157a12720STsiChungLiew #define CFG_SDRAM_BASE		0x00000000
21257a12720STsiChungLiew #define CFG_SDRAM_CFG1		0x73711630
21357a12720STsiChungLiew #define CFG_SDRAM_CFG2		0x46370000
21457a12720STsiChungLiew #define CFG_SDRAM_CTRL		0xE10B0000
21557a12720STsiChungLiew #define CFG_SDRAM_EMOD		0x40010000
21657a12720STsiChungLiew #define CFG_SDRAM_MODE		0x018D0000
21757a12720STsiChungLiew #define CFG_SDRAM_DRVSTRENGTH	0x000002AA
21857a12720STsiChungLiew #ifdef CFG_DRAMSZ1
21957a12720STsiChungLiew #	define CFG_SDRAM_SIZE	(CFG_DRAMSZ + CFG_DRAMSZ1)
22057a12720STsiChungLiew #else
22157a12720STsiChungLiew #	define CFG_SDRAM_SIZE	CFG_DRAMSZ
22257a12720STsiChungLiew #endif
22357a12720STsiChungLiew 
22457a12720STsiChungLiew #define CFG_MEMTEST_START	CFG_SDRAM_BASE + 0x400
22557a12720STsiChungLiew #define CFG_MEMTEST_END		((CFG_SDRAM_SIZE - 3) << 20)
22657a12720STsiChungLiew 
22757a12720STsiChungLiew #define CFG_MONITOR_BASE	(CFG_FLASH_BASE + 0x400)
22857a12720STsiChungLiew #define CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
22957a12720STsiChungLiew 
23057a12720STsiChungLiew #define CFG_BOOTPARAMS_LEN	64*1024
23157a12720STsiChungLiew #define CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
23257a12720STsiChungLiew 
23357a12720STsiChungLiew /*
23457a12720STsiChungLiew  * For booting Linux, the board info and command line data
23557a12720STsiChungLiew  * have to be in the first 8 MB of memory, since this is
23657a12720STsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
23757a12720STsiChungLiew  */
23857a12720STsiChungLiew #define CFG_BOOTMAPSZ		(CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20))
23957a12720STsiChungLiew 
24057a12720STsiChungLiew /*-----------------------------------------------------------------------
24157a12720STsiChungLiew  * FLASH organization
24257a12720STsiChungLiew  */
24357a12720STsiChungLiew #define CFG_FLASH_CFI
24457a12720STsiChungLiew #ifdef CFG_FLASH_CFI
24557a12720STsiChungLiew #	define CFG_FLASH_BASE		(CFG_CS0_BASE)
24657a12720STsiChungLiew #	define CFG_FLASH_CFI_DRIVER	1
24757a12720STsiChungLiew #	define CFG_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
24857a12720STsiChungLiew #	define CFG_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
24957a12720STsiChungLiew #	define CFG_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
25057a12720STsiChungLiew #	define CFG_FLASH_USE_BUFFER_WRITE
25157a12720STsiChungLiew #ifdef CFG_NOR1SZ
25257a12720STsiChungLiew #	define CFG_MAX_FLASH_BANKS	2	/* max number of memory banks */
25357a12720STsiChungLiew #	define CFG_FLASH_SIZE		((CFG_NOR1SZ + CFG_BOOTSZ) << 20)
25457a12720STsiChungLiew #	define CFG_FLASH_BANKS_LIST	{ CFG_CS0_BASE, CFG_CS1_BASE }
25557a12720STsiChungLiew #else
25657a12720STsiChungLiew #	define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks */
25757a12720STsiChungLiew #	define CFG_FLASH_SIZE		(CFG_BOOTSZ << 20)
25857a12720STsiChungLiew #endif
25957a12720STsiChungLiew #endif
26057a12720STsiChungLiew 
26157a12720STsiChungLiew /* Configuration for environment
26257a12720STsiChungLiew  * Environment is embedded in u-boot in the second sector of the flash
26357a12720STsiChungLiew  */
26457a12720STsiChungLiew #define CFG_ENV_OFFSET		0x2000
26557a12720STsiChungLiew #define CFG_ENV_SECT_SIZE	0x2000
26657a12720STsiChungLiew #define CFG_ENV_IS_IN_FLASH	1
26757a12720STsiChungLiew #define CFG_ENV_IS_EMBEDDED	1
26857a12720STsiChungLiew 
26957a12720STsiChungLiew /*-----------------------------------------------------------------------
27057a12720STsiChungLiew  * Cache Configuration
27157a12720STsiChungLiew  */
27257a12720STsiChungLiew #define CFG_CACHELINE_SIZE	16
27357a12720STsiChungLiew 
27457a12720STsiChungLiew /*-----------------------------------------------------------------------
27557a12720STsiChungLiew  * Chipselect bank definitions
27657a12720STsiChungLiew  */
27757a12720STsiChungLiew /*
27857a12720STsiChungLiew  * CS0 - NOR Flash 1, 2, 4, or 8MB
27957a12720STsiChungLiew  * CS1 - NOR Flash
28057a12720STsiChungLiew  * CS2 - Available
28157a12720STsiChungLiew  * CS3 - Available
28257a12720STsiChungLiew  * CS4 - Available
28357a12720STsiChungLiew  * CS5 - Available
28457a12720STsiChungLiew  */
28557a12720STsiChungLiew #define CFG_CS0_BASE		0xFF800000
28657a12720STsiChungLiew #define CFG_CS0_MASK		(((CFG_BOOTSZ << 20) - 1) & 0xFFFF0001)
28757a12720STsiChungLiew #define CFG_CS0_CTRL		0x00101980
28857a12720STsiChungLiew 
28957a12720STsiChungLiew #ifdef CFG_NOR1SZ
29057a12720STsiChungLiew #define CFG_CS1_BASE		0xF8000000
29157a12720STsiChungLiew #define CFG_CS1_MASK		(((CFG_NOR1SZ << 20) - 1) & 0xFFFF0001)
29257a12720STsiChungLiew #define CFG_CS1_CTRL		0x00000D80
29357a12720STsiChungLiew #endif
29457a12720STsiChungLiew 
29557a12720STsiChungLiew #endif				/* _M5485EVB_H */
296