xref: /rk3399_rockchip-uboot/include/configs/M5485EVB.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
157a12720STsiChungLiew /*
257a12720STsiChungLiew  * Configuation settings for the Freescale MCF5485 FireEngine board.
357a12720STsiChungLiew  *
457a12720STsiChungLiew  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
557a12720STsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
657a12720STsiChungLiew  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
857a12720STsiChungLiew  */
957a12720STsiChungLiew 
1057a12720STsiChungLiew /*
1157a12720STsiChungLiew  * board/config.h - configuration options, board specific
1257a12720STsiChungLiew  */
1357a12720STsiChungLiew 
1457a12720STsiChungLiew #ifndef _M5485EVB_H
1557a12720STsiChungLiew #define _M5485EVB_H
1657a12720STsiChungLiew 
1757a12720STsiChungLiew /*
1857a12720STsiChungLiew  * High Level Configuration Options
1957a12720STsiChungLiew  * (easy to change)
2057a12720STsiChungLiew  */
2157a12720STsiChungLiew 
2257a12720STsiChungLiew #define CONFIG_MCFUART
236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
2457a12720STsiChungLiew 
25*1313db48SAlison Wang #undef CONFIG_HW_WATCHDOG
2657a12720STsiChungLiew #define CONFIG_WATCHDOG_TIMEOUT	5000	/* timeout in milliseconds, max timeout is 6.71sec */
2757a12720STsiChungLiew 
2857a12720STsiChungLiew #define CONFIG_SLTTMR
2957a12720STsiChungLiew 
3057a12720STsiChungLiew #define CONFIG_FSLDMAFEC
3157a12720STsiChungLiew #ifdef CONFIG_FSLDMAFEC
3257a12720STsiChungLiew #	define CONFIG_MII		1
330f3ba7e9STsiChung Liew #	define CONFIG_MII_INIT		1
3457a12720STsiChungLiew #	define CONFIG_HAS_ETH1
3557a12720STsiChungLiew 
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DMA_USE_INTSRAM	1
376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DISCOVER_PHY
386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_RX_ETH_BUFFER	32
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_TX_ETH_BUFFER	48
406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
4157a12720STsiChungLiew 
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_PINMUX		0
436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC1_PINMUX		0
456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC1_MIIBASE		CONFIG_SYS_FEC0_IOBASE
4657a12720STsiChungLiew 
4757a12720STsiChungLiew #	define MCFFEC_TOUT_LOOP		50000
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	ifndef CONFIG_SYS_DISCOVER_PHY
5057a12720STsiChungLiew #		define FECDUPLEX	FULL
5157a12720STsiChungLiew #		define FECSPEED		_100BASET
5257a12720STsiChungLiew #	else
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
5557a12720STsiChungLiew #		endif
566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	endif			/* CONFIG_SYS_DISCOVER_PHY */
5757a12720STsiChungLiew 
5857a12720STsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
5957a12720STsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
6057a12720STsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
6157a12720STsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
6257a12720STsiChungLiew 
6357a12720STsiChungLiew #endif
6457a12720STsiChungLiew 
6557a12720STsiChungLiew #ifdef CONFIG_CMD_USB
6657a12720STsiChungLiew #	define CONFIG_USB_OHCI_NEW
6757a12720STsiChungLiew /*#	define CONFIG_PCI_OHCI*/
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_USB_OHCI_REGS_BASE		0x80041000
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_USB_OHCI_SLOT_NAME		"isp1561"
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
7257a12720STsiChungLiew #endif
7357a12720STsiChungLiew 
7457a12720STsiChungLiew /* I2C */
7500f792e0SHeiko Schocher #define CONFIG_SYS_I2C
7600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
7700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	80000
7800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
7900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x00008F00
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
8157a12720STsiChungLiew 
8257a12720STsiChungLiew /* PCI */
8357a12720STsiChungLiew #ifdef CONFIG_CMD_PCI
84f33fca22STsiChung Liew #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE	1
8557a12720STsiChungLiew 
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BUS		0x80000000
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS	CONFIG_SYS_PCI_MEM_BUS
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE	0x10000000
8957a12720STsiChungLiew 
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BUS		0x71000000
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS		CONFIG_SYS_PCI_IO_BUS
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE		0x01000000
9357a12720STsiChungLiew 
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_BUS		0x70000000
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_PHYS	CONFIG_SYS_PCI_CFG_BUS
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_SIZE	0x01000000
9757a12720STsiChungLiew #endif
9857a12720STsiChungLiew 
9957a12720STsiChungLiew #define CONFIG_UDP_CHECKSUM
10057a12720STsiChungLiew 
10157a12720STsiChungLiew #define CONFIG_HOSTNAME		M548xEVB
10257a12720STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS		\
10357a12720STsiChungLiew 	"netdev=eth0\0"				\
10457a12720STsiChungLiew 	"loadaddr=10000\0"			\
10557a12720STsiChungLiew 	"u-boot=u-boot.bin\0"			\
10657a12720STsiChungLiew 	"load=tftp ${loadaddr) ${u-boot}\0"	\
10757a12720STsiChungLiew 	"upd=run load; run prog\0"		\
10857a12720STsiChungLiew 	"prog=prot off bank 1;"			\
10909933fb0SJason Jin 	"era ff800000 ff83ffff;"		\
11057a12720STsiChungLiew 	"cp.b ${loadaddr} ff800000 ${filesize};"\
11157a12720STsiChungLiew 	"save\0"				\
11257a12720STsiChungLiew 	""
11357a12720STsiChungLiew 
11457a12720STsiChungLiew #define CONFIG_PRAM		512	/* 512 KB */
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
11657a12720STsiChungLiew 
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x00010000
11857a12720STsiChungLiew 
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK			CONFIG_SYS_BUSCLK
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPU_CLK		CONFIG_SYS_CLK * 2
12157a12720STsiChungLiew 
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0xF0000000
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INTSRAM		(CONFIG_SYS_MBAR + 0x10000)
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INTSRAMSZ		0x8000
12557a12720STsiChungLiew 
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /*#define CONFIG_SYS_LATCH_ADDR		(CONFIG_SYS_CS1_BASE + 0x80000)*/
12757a12720STsiChungLiew 
12857a12720STsiChungLiew /*
12957a12720STsiChungLiew  * Low Level Configuration Settings
13057a12720STsiChungLiew  * (address mappings, register initial values, etc.)
13157a12720STsiChungLiew  * You should know what you are doing if you make changes here.
13257a12720STsiChungLiew  */
13357a12720STsiChungLiew /*-----------------------------------------------------------------------
13457a12720STsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
13557a12720STsiChungLiew  */
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xF2000000
137553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in internal SRAM */
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL	0x21
139553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM1_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM1_END	0x1000	/* End of used area in internal SRAM */
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM1_CTRL	0x21
14225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
14457a12720STsiChungLiew 
14557a12720STsiChungLiew /*-----------------------------------------------------------------------
14657a12720STsiChungLiew  * Start addresses for the final memory configuration
14757a12720STsiChungLiew  * (Set up by the startup code)
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
14957a12720STsiChungLiew  */
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x00000000
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1		0x73711630
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x46770000
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL		0xE10B0000
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD		0x40010000
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE		0x018D0000
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_DRVSTRENGTH	0x000002AA
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_DRAMSZ1
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_SDRAM_SIZE	(CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
15957a12720STsiChungLiew #else
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_SDRAM_SIZE	CONFIG_SYS_DRAMSZ
16157a12720STsiChungLiew #endif
16257a12720STsiChungLiew 
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
16557a12720STsiChungLiew 
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
16857a12720STsiChungLiew 
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
17057a12720STsiChungLiew 
17109933fb0SJason Jin /* Reserve 256 kB for malloc() */
17209933fb0SJason Jin #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
17357a12720STsiChungLiew /*
17457a12720STsiChungLiew  * For booting Linux, the board info and command line data
17557a12720STsiChungLiew  * have to be in the first 8 MB of memory, since this is
17657a12720STsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
17757a12720STsiChungLiew  */
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
17957a12720STsiChungLiew 
18057a12720STsiChungLiew /*-----------------------------------------------------------------------
18157a12720STsiChungLiew  * FLASH organization
18257a12720STsiChungLiew  */
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BASE		(CONFIG_SYS_CS0_BASE)
18600b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_NOR1SZ
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of memory banks */
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
19557a12720STsiChungLiew #else
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		(CONFIG_SYS_BOOTSZ << 20)
19857a12720STsiChungLiew #endif
19957a12720STsiChungLiew #endif
20057a12720STsiChungLiew 
20157a12720STsiChungLiew /* Configuration for environment
20209933fb0SJason Jin  * Environment is not embedded in u-boot. First time runing may have env
20309933fb0SJason Jin  * crc error warning if there is no correct environment on the flash.
20457a12720STsiChungLiew  */
20509933fb0SJason Jin #define CONFIG_ENV_OFFSET		0x40000
20609933fb0SJason Jin #define CONFIG_ENV_SECT_SIZE	0x10000
20757a12720STsiChungLiew 
20857a12720STsiChungLiew /*-----------------------------------------------------------------------
20957a12720STsiChungLiew  * Cache Configuration
21057a12720STsiChungLiew  */
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
21257a12720STsiChungLiew 
213dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
214553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
215dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
216553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
217dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_BCINVA + CF_CACR_ICINVA + \
218dd9f054eSTsiChung Liew 					 CF_CACR_IDCM)
219dd9f054eSTsiChung Liew #define CONFIG_SYS_DCACHE_INV		(CF_CACR_DCINVA)
220dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR2		(CONFIG_SYS_SDRAM_BASE | \
221dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
222dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
223dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_BEC | CF_CACR_BCINVA | \
224dd9f054eSTsiChung Liew 					 CF_CACR_IEC | CF_CACR_ICINVA)
225dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_DCACR		((CONFIG_SYS_CACHE_ICACR | \
226dd9f054eSTsiChung Liew 					 CF_CACR_DEC | CF_CACR_DDCM_P | \
227dd9f054eSTsiChung Liew 					 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
228dd9f054eSTsiChung Liew 
22957a12720STsiChungLiew /*-----------------------------------------------------------------------
23057a12720STsiChungLiew  * Chipselect bank definitions
23157a12720STsiChungLiew  */
23257a12720STsiChungLiew /*
23357a12720STsiChungLiew  * CS0 - NOR Flash 1, 2, 4, or 8MB
23457a12720STsiChungLiew  * CS1 - NOR Flash
23557a12720STsiChungLiew  * CS2 - Available
23657a12720STsiChungLiew  * CS3 - Available
23757a12720STsiChungLiew  * CS4 - Available
23857a12720STsiChungLiew  * CS5 - Available
23957a12720STsiChungLiew  */
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0xFF800000
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		(((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00101980
24357a12720STsiChungLiew 
2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_NOR1SZ
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE		0xE0000000
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK		(((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL		0x00101D80
24857a12720STsiChungLiew #endif
24957a12720STsiChungLiew 
25057a12720STsiChungLiew #endif				/* _M5485EVB_H */
251