xref: /rk3399_rockchip-uboot/include/configs/M5475EVB.h (revision 3dfd4aab929cccddb63d9ea509967861e1333b52)
1 /*
2  * Configuation settings for the Freescale MCF5475 board.
3  *
4  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6  *
7  * See file CREDITS for list of people who contributed to this
8  * project.
9  *
10  * This program is free software; you can redistribute it and/or
11  * modify it under the terms of the GNU General Public License as
12  * published by the Free Software Foundation; either version 2 of
13  * the License, or (at your option) any later version.
14  *
15  * This program is distributed in the hope that it will be useful,
16  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
18  * GNU General Public License for more details.
19  *
20  * You should have received a copy of the GNU General Public License
21  * along with this program; if not, write to the Free Software
22  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23  * MA 02111-1307 USA
24  */
25 
26 /*
27  * board/config.h - configuration options, board specific
28  */
29 
30 #ifndef _M5475EVB_H
31 #define _M5475EVB_H
32 
33 /*
34  * High Level Configuration Options
35  * (easy to change)
36  */
37 #define CONFIG_MCF547x_8x	/* define processor family */
38 #define CONFIG_M547x		/* define processor type */
39 #define CONFIG_M5475		/* define processor type */
40 
41 #define CONFIG_MCFUART
42 #define CFG_UART_PORT		(0)
43 #define CONFIG_BAUDRATE		115200
44 #define CFG_BAUDRATE_TABLE	{ 9600 , 19200 , 38400 , 57600, 115200 }
45 
46 #define CONFIG_HW_WATCHDOG
47 #define CONFIG_WATCHDOG_TIMEOUT	5000	/* timeout in milliseconds, max timeout is 6.71sec */
48 
49 /* Command line configuration */
50 #include <config_cmd_default.h>
51 
52 #define CONFIG_CMD_CACHE
53 #undef CONFIG_CMD_DATE
54 #define CONFIG_CMD_ELF
55 #define CONFIG_CMD_FLASH
56 #define CONFIG_CMD_I2C
57 #define CONFIG_CMD_MEMORY
58 #define CONFIG_CMD_MISC
59 #define CONFIG_CMD_MII
60 #define CONFIG_CMD_NET
61 #define CONFIG_CMD_PCI
62 #define CONFIG_CMD_PING
63 #define CONFIG_CMD_REGINFO
64 #define CONFIG_CMD_USB
65 
66 #define CONFIG_SLTTMR
67 
68 #define CONFIG_FSLDMAFEC
69 #ifdef CONFIG_FSLDMAFEC
70 #	define CONFIG_NET_MULTI		1
71 #	define CONFIG_MII		1
72 #	define CONFIG_MII_INIT		1
73 #	define CONFIG_HAS_ETH1
74 
75 #	define CFG_DISCOVER_PHY
76 #	define CFG_RX_ETH_BUFFER	32
77 #	define CFG_TX_ETH_BUFFER	48
78 #	define CFG_FAULT_ECHO_LINK_DOWN
79 
80 #	define CFG_FEC0_PINMUX		0
81 #	define CFG_FEC0_MIIBASE		CFG_FEC0_IOBASE
82 #	define CFG_FEC1_PINMUX		0
83 #	define CFG_FEC1_MIIBASE		CFG_FEC0_IOBASE
84 
85 #	define MCFFEC_TOUT_LOOP 	50000
86 /* If CFG_DISCOVER_PHY is not defined - hardcoded */
87 #	ifndef CFG_DISCOVER_PHY
88 #		define FECDUPLEX	FULL
89 #		define FECSPEED		_100BASET
90 #	else
91 #		ifndef CFG_FAULT_ECHO_LINK_DOWN
92 #			define CFG_FAULT_ECHO_LINK_DOWN
93 #		endif
94 #	endif			/* CFG_DISCOVER_PHY */
95 
96 #	define CONFIG_ETHADDR	00:e0:0c:bc:e5:60
97 #	define CONFIG_ETH1ADDR	00:e0:0c:bc:e5:61
98 #	define CONFIG_IPADDR	192.162.1.2
99 #	define CONFIG_NETMASK	255.255.255.0
100 #	define CONFIG_SERVERIP	192.162.1.1
101 #	define CONFIG_GATEWAYIP	192.162.1.1
102 #	define CONFIG_OVERWRITE_ETHADDR_ONCE
103 
104 #endif
105 
106 #ifdef CONFIG_CMD_USB
107 #	define CONFIG_USB_OHCI_NEW
108 #	define CONFIG_USB_STORAGE
109 
110 #	ifndef CONFIG_CMD_PCI
111 #		define CONFIG_CMD_PCI
112 #	endif
113 #	define CONFIG_PCI_OHCI
114 #	define CONFIG_DOS_PARTITION
115 
116 #	undef CFG_USB_OHCI_BOARD_INIT
117 #	undef CFG_USB_OHCI_CPU_INIT
118 #	define CFG_USB_OHCI_MAX_ROOT_PORTS	15
119 #	define CFG_USB_OHCI_SLOT_NAME		"isp1561"
120 #	define CFG_OHCI_SWAP_REG_ACCESS
121 #endif
122 
123 /* I2C */
124 #define CONFIG_FSL_I2C
125 #define CONFIG_HARD_I2C		/* I2C with hw support */
126 #undef CONFIG_SOFT_I2C		/* I2C bit-banged */
127 #define CFG_I2C_SPEED		80000
128 #define CFG_I2C_SLAVE		0x7F
129 #define CFG_I2C_OFFSET		0x00008F00
130 #define CFG_IMMR		CFG_MBAR
131 
132 /* PCI */
133 #ifdef CONFIG_CMD_PCI
134 #define CONFIG_PCI		1
135 #define CONFIG_PCI_PNP		1
136 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE	1
137 
138 #define CFG_PCI_CACHE_LINE_SIZE	8
139 
140 #define CFG_PCI_MEM_BUS		0x80000000
141 #define CFG_PCI_MEM_PHYS	CFG_PCI_MEM_BUS
142 #define CFG_PCI_MEM_SIZE	0x10000000
143 
144 #define CFG_PCI_IO_BUS		0x71000000
145 #define CFG_PCI_IO_PHYS		CFG_PCI_IO_BUS
146 #define CFG_PCI_IO_SIZE		0x01000000
147 
148 #define CFG_PCI_CFG_BUS		0x70000000
149 #define CFG_PCI_CFG_PHYS	CFG_PCI_CFG_BUS
150 #define CFG_PCI_CFG_SIZE	0x01000000
151 #endif
152 
153 #define CONFIG_BOOTDELAY	1	/* autoboot after 5 seconds */
154 #define CONFIG_UDP_CHECKSUM
155 
156 #ifdef CONFIG_MCFFEC
157 #	define CONFIG_ETHADDR	00:e0:0c:bc:e5:60
158 #	define CONFIG_IPADDR	192.162.1.2
159 #	define CONFIG_NETMASK	255.255.255.0
160 #	define CONFIG_SERVERIP	192.162.1.1
161 #	define CONFIG_GATEWAYIP	192.162.1.1
162 #	define CONFIG_OVERWRITE_ETHADDR_ONCE
163 #endif				/* FEC_ENET */
164 
165 #define CONFIG_HOSTNAME		M547xEVB
166 #define CONFIG_EXTRA_ENV_SETTINGS		\
167 	"netdev=eth0\0"				\
168 	"loadaddr=10000\0"			\
169 	"u-boot=u-boot.bin\0"			\
170 	"load=tftp ${loadaddr) ${u-boot}\0"	\
171 	"upd=run load; run prog\0"		\
172 	"prog=prot off bank 1;"			\
173 	"era ff800000 ff82ffff;"		\
174 	"cp.b ${loadaddr} ff800000 ${filesize};"\
175 	"save\0"				\
176 	""
177 
178 #define CONFIG_PRAM		512	/* 512 KB */
179 #define CFG_PROMPT		"-> "
180 #define CFG_LONGHELP		/* undef to save memory */
181 
182 #ifdef CONFIG_CMD_KGDB
183 #	define CFG_CBSIZE	1024	/* Console I/O Buffer Size */
184 #else
185 #	define CFG_CBSIZE	256	/* Console I/O Buffer Size */
186 #endif
187 
188 #define CFG_PBSIZE		(CFG_CBSIZE+sizeof(CFG_PROMPT)+16)	/* Print Buffer Size */
189 #define CFG_MAXARGS		16	/* max number of command args */
190 #define CFG_BARGSIZE		CFG_CBSIZE	/* Boot Argument Buffer Size    */
191 #define CFG_LOAD_ADDR		0x00010000
192 
193 #define CFG_HZ			1000
194 #define CFG_CLK			CFG_BUSCLK
195 #define CFG_CPU_CLK		CFG_CLK * 2
196 
197 #define CFG_MBAR		0xF0000000
198 #define CFG_INTSRAM		(CFG_MBAR + 0x10000)
199 #define CFG_INTSRAMSZ		0x8000
200 
201 /*#define CFG_LATCH_ADDR		(CFG_CS1_BASE + 0x80000)*/
202 
203 /*
204  * Low Level Configuration Settings
205  * (address mappings, register initial values, etc.)
206  * You should know what you are doing if you make changes here.
207  */
208 /*-----------------------------------------------------------------------
209  * Definitions for initial stack pointer and data area (in DPRAM)
210  */
211 #define CFG_INIT_RAM_ADDR	0xF2000000
212 #define CFG_INIT_RAM_END	0x1000	/* End of used area in internal SRAM */
213 #define CFG_INIT_RAM_CTRL	0x21
214 #define CFG_INIT_RAM1_ADDR	(CFG_INIT_RAM_ADDR + CFG_INIT_RAM_END)
215 #define CFG_INIT_RAM1_END	0x1000	/* End of used area in internal SRAM */
216 #define CFG_INIT_RAM1_CTRL	0x21
217 #define CFG_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */
218 #define CFG_GBL_DATA_OFFSET	((CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) - 0x10)
219 #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
220 
221 /*-----------------------------------------------------------------------
222  * Start addresses for the final memory configuration
223  * (Set up by the startup code)
224  * Please note that CFG_SDRAM_BASE _must_ start at 0
225  */
226 #define CFG_SDRAM_BASE		0x00000000
227 #define CFG_SDRAM_CFG1		0x73711630
228 #define CFG_SDRAM_CFG2		0x46370000
229 #define CFG_SDRAM_CTRL		0xE10B0000
230 #define CFG_SDRAM_EMOD		0x40010000
231 #define CFG_SDRAM_MODE		0x018D0000
232 #define CFG_SDRAM_DRVSTRENGTH	0x000002AA
233 #ifdef CFG_DRAMSZ1
234 #	define CFG_SDRAM_SIZE	(CFG_DRAMSZ + CFG_DRAMSZ1)
235 #else
236 #	define CFG_SDRAM_SIZE	CFG_DRAMSZ
237 #endif
238 
239 #define CFG_MEMTEST_START	CFG_SDRAM_BASE + 0x400
240 #define CFG_MEMTEST_END		((CFG_SDRAM_SIZE - 3) << 20)
241 
242 #define CFG_MONITOR_BASE	(CFG_FLASH_BASE + 0x400)
243 #define CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
244 
245 #define CFG_BOOTPARAMS_LEN	64*1024
246 #define CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
247 
248 /*
249  * For booting Linux, the board info and command line data
250  * have to be in the first 8 MB of memory, since this is
251  * the maximum mapped by the Linux kernel during initialization ??
252  */
253 #define CFG_BOOTMAPSZ		(CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20))
254 
255 /*-----------------------------------------------------------------------
256  * FLASH organization
257  */
258 #define CFG_FLASH_CFI
259 #ifdef CFG_FLASH_CFI
260 #	define CFG_FLASH_BASE		(CFG_CS0_BASE)
261 #	define CFG_FLASH_CFI_DRIVER	1
262 #	define CFG_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
263 #	define CFG_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
264 #	define CFG_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
265 #	define CFG_FLASH_USE_BUFFER_WRITE
266 #ifdef CFG_NOR1SZ
267 #	define CFG_MAX_FLASH_BANKS	2	/* max number of memory banks */
268 #	define CFG_FLASH_SIZE		((CFG_NOR1SZ + CFG_BOOTSZ) << 20)
269 #	define CFG_FLASH_BANKS_LIST	{ CFG_CS0_BASE, CFG_CS1_BASE }
270 #else
271 #	define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks */
272 #	define CFG_FLASH_SIZE		(CFG_BOOTSZ << 20)
273 #endif
274 #endif
275 
276 /* Configuration for environment
277  * Environment is embedded in u-boot in the second sector of the flash
278  */
279 #define CFG_ENV_OFFSET		0x2000
280 #define CFG_ENV_SECT_SIZE	0x2000
281 #define CFG_ENV_IS_IN_FLASH	1
282 #define CFG_ENV_IS_EMBEDDED	1
283 
284 /*-----------------------------------------------------------------------
285  * Cache Configuration
286  */
287 #define CFG_CACHELINE_SIZE	16
288 
289 /*-----------------------------------------------------------------------
290  * Chipselect bank definitions
291  */
292 /*
293  * CS0 - NOR Flash 1, 2, 4, or 8MB
294  * CS1 - NOR Flash
295  * CS2 - Available
296  * CS3 - Available
297  * CS4 - Available
298  * CS5 - Available
299  */
300 #define CFG_CS0_BASE		0xFF800000
301 #define CFG_CS0_MASK		(((CFG_BOOTSZ << 20) - 1) & 0xFFFF0001)
302 #define CFG_CS0_CTRL		0x00101980
303 
304 #ifdef CFG_NOR1SZ
305 #define CFG_CS1_BASE		0xF8000000
306 #define CFG_CS1_MASK		(((CFG_NOR1SZ << 20) - 1) & 0xFFFF0001)
307 #define CFG_CS1_CTRL		0x00000D80
308 #endif
309 
310 #endif				/* _M5475EVB_H */
311