157a12720STsiChungLiew /* 257a12720STsiChungLiew * Configuation settings for the Freescale MCF5475 board. 357a12720STsiChungLiew * 457a12720STsiChungLiew * Copyright (C) 2004-2008 Freescale Semiconductor, Inc. 557a12720STsiChungLiew * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 657a12720STsiChungLiew * 757a12720STsiChungLiew * See file CREDITS for list of people who contributed to this 857a12720STsiChungLiew * project. 957a12720STsiChungLiew * 1057a12720STsiChungLiew * This program is free software; you can redistribute it and/or 1157a12720STsiChungLiew * modify it under the terms of the GNU General Public License as 1257a12720STsiChungLiew * published by the Free Software Foundation; either version 2 of 1357a12720STsiChungLiew * the License, or (at your option) any later version. 1457a12720STsiChungLiew * 1557a12720STsiChungLiew * This program is distributed in the hope that it will be useful, 1657a12720STsiChungLiew * but WITHOUT ANY WARRANTY; without even the implied warranty of 1757a12720STsiChungLiew * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1857a12720STsiChungLiew * GNU General Public License for more details. 1957a12720STsiChungLiew * 2057a12720STsiChungLiew * You should have received a copy of the GNU General Public License 2157a12720STsiChungLiew * along with this program; if not, write to the Free Software 2257a12720STsiChungLiew * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2357a12720STsiChungLiew * MA 02111-1307 USA 2457a12720STsiChungLiew */ 2557a12720STsiChungLiew 2657a12720STsiChungLiew /* 2757a12720STsiChungLiew * board/config.h - configuration options, board specific 2857a12720STsiChungLiew */ 2957a12720STsiChungLiew 3057a12720STsiChungLiew #ifndef _M5475EVB_H 3157a12720STsiChungLiew #define _M5475EVB_H 3257a12720STsiChungLiew 3357a12720STsiChungLiew /* 3457a12720STsiChungLiew * High Level Configuration Options 3557a12720STsiChungLiew * (easy to change) 3657a12720STsiChungLiew */ 3757a12720STsiChungLiew #define CONFIG_MCF547x_8x /* define processor family */ 3857a12720STsiChungLiew #define CONFIG_M547x /* define processor type */ 3957a12720STsiChungLiew #define CONFIG_M5475 /* define processor type */ 4057a12720STsiChungLiew 4157a12720STsiChungLiew #define CONFIG_MCFUART 42*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT (0) 4357a12720STsiChungLiew #define CONFIG_BAUDRATE 115200 44*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 } 4557a12720STsiChungLiew 4657a12720STsiChungLiew #define CONFIG_HW_WATCHDOG 4757a12720STsiChungLiew #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */ 4857a12720STsiChungLiew 4957a12720STsiChungLiew /* Command line configuration */ 5057a12720STsiChungLiew #include <config_cmd_default.h> 5157a12720STsiChungLiew 5257a12720STsiChungLiew #define CONFIG_CMD_CACHE 5357a12720STsiChungLiew #undef CONFIG_CMD_DATE 5457a12720STsiChungLiew #define CONFIG_CMD_ELF 5557a12720STsiChungLiew #define CONFIG_CMD_FLASH 5657a12720STsiChungLiew #define CONFIG_CMD_I2C 5757a12720STsiChungLiew #define CONFIG_CMD_MEMORY 5857a12720STsiChungLiew #define CONFIG_CMD_MISC 5957a12720STsiChungLiew #define CONFIG_CMD_MII 6057a12720STsiChungLiew #define CONFIG_CMD_NET 6157a12720STsiChungLiew #define CONFIG_CMD_PCI 6257a12720STsiChungLiew #define CONFIG_CMD_PING 6357a12720STsiChungLiew #define CONFIG_CMD_REGINFO 6457a12720STsiChungLiew #define CONFIG_CMD_USB 6557a12720STsiChungLiew 6657a12720STsiChungLiew #define CONFIG_SLTTMR 6757a12720STsiChungLiew 6857a12720STsiChungLiew #define CONFIG_FSLDMAFEC 6957a12720STsiChungLiew #ifdef CONFIG_FSLDMAFEC 7057a12720STsiChungLiew # define CONFIG_NET_MULTI 1 7157a12720STsiChungLiew # define CONFIG_MII 1 720f3ba7e9STsiChung Liew # define CONFIG_MII_INIT 1 7357a12720STsiChungLiew # define CONFIG_HAS_ETH1 7457a12720STsiChungLiew 75*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_DMA_USE_INTSRAM 1 76*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_DISCOVER_PHY 77*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_RX_ETH_BUFFER 32 78*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_TX_ETH_BUFFER 48 79*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 8057a12720STsiChungLiew 81*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC0_PINMUX 0 82*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE 83*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC1_PINMUX 0 84*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE 8557a12720STsiChungLiew 8657a12720STsiChungLiew # define MCFFEC_TOUT_LOOP 50000 87*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ 88*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # ifndef CONFIG_SYS_DISCOVER_PHY 8957a12720STsiChungLiew # define FECDUPLEX FULL 9057a12720STsiChungLiew # define FECSPEED _100BASET 9157a12720STsiChungLiew # else 92*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN 93*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 9457a12720STsiChungLiew # endif 95*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # endif /* CONFIG_SYS_DISCOVER_PHY */ 9657a12720STsiChungLiew 9757a12720STsiChungLiew # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60 9857a12720STsiChungLiew # define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61 9957a12720STsiChungLiew # define CONFIG_IPADDR 192.162.1.2 10057a12720STsiChungLiew # define CONFIG_NETMASK 255.255.255.0 10157a12720STsiChungLiew # define CONFIG_SERVERIP 192.162.1.1 10257a12720STsiChungLiew # define CONFIG_GATEWAYIP 192.162.1.1 10357a12720STsiChungLiew # define CONFIG_OVERWRITE_ETHADDR_ONCE 10457a12720STsiChungLiew 10557a12720STsiChungLiew #endif 10657a12720STsiChungLiew 10757a12720STsiChungLiew #ifdef CONFIG_CMD_USB 10857a12720STsiChungLiew # define CONFIG_USB_OHCI_NEW 10957a12720STsiChungLiew # define CONFIG_USB_STORAGE 11057a12720STsiChungLiew 11157a12720STsiChungLiew # ifndef CONFIG_CMD_PCI 11257a12720STsiChungLiew # define CONFIG_CMD_PCI 11357a12720STsiChungLiew # endif 11457a12720STsiChungLiew # define CONFIG_PCI_OHCI 11557a12720STsiChungLiew # define CONFIG_DOS_PARTITION 11657a12720STsiChungLiew 117*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # undef CONFIG_SYS_USB_OHCI_BOARD_INIT 118*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # undef CONFIG_SYS_USB_OHCI_CPU_INIT 119*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 120*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561" 121*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 12257a12720STsiChungLiew #endif 12357a12720STsiChungLiew 12457a12720STsiChungLiew /* I2C */ 12557a12720STsiChungLiew #define CONFIG_FSL_I2C 12657a12720STsiChungLiew #define CONFIG_HARD_I2C /* I2C with hw support */ 12757a12720STsiChungLiew #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 128*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 80000 129*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F 130*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x00008F00 131*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 13257a12720STsiChungLiew 13357a12720STsiChungLiew /* PCI */ 13457a12720STsiChungLiew #ifdef CONFIG_CMD_PCI 13557a12720STsiChungLiew #define CONFIG_PCI 1 13657a12720STsiChungLiew #define CONFIG_PCI_PNP 1 137f33fca22STsiChung Liew #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1 13857a12720STsiChungLiew 139*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8 14057a12720STsiChungLiew 141*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BUS 0x80000000 142*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS 143*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 14457a12720STsiChungLiew 145*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BUS 0x71000000 146*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS 147*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 14857a12720STsiChungLiew 149*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_BUS 0x70000000 150*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS 151*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 15257a12720STsiChungLiew #endif 15357a12720STsiChungLiew 15457a12720STsiChungLiew #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */ 15557a12720STsiChungLiew #define CONFIG_UDP_CHECKSUM 15657a12720STsiChungLiew 15757a12720STsiChungLiew #ifdef CONFIG_MCFFEC 15857a12720STsiChungLiew # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60 15957a12720STsiChungLiew # define CONFIG_IPADDR 192.162.1.2 16057a12720STsiChungLiew # define CONFIG_NETMASK 255.255.255.0 16157a12720STsiChungLiew # define CONFIG_SERVERIP 192.162.1.1 16257a12720STsiChungLiew # define CONFIG_GATEWAYIP 192.162.1.1 16357a12720STsiChungLiew # define CONFIG_OVERWRITE_ETHADDR_ONCE 16457a12720STsiChungLiew #endif /* FEC_ENET */ 16557a12720STsiChungLiew 16657a12720STsiChungLiew #define CONFIG_HOSTNAME M547xEVB 16757a12720STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS \ 16857a12720STsiChungLiew "netdev=eth0\0" \ 16957a12720STsiChungLiew "loadaddr=10000\0" \ 17057a12720STsiChungLiew "u-boot=u-boot.bin\0" \ 17157a12720STsiChungLiew "load=tftp ${loadaddr) ${u-boot}\0" \ 17257a12720STsiChungLiew "upd=run load; run prog\0" \ 17357a12720STsiChungLiew "prog=prot off bank 1;" \ 17457a12720STsiChungLiew "era ff800000 ff82ffff;" \ 17557a12720STsiChungLiew "cp.b ${loadaddr} ff800000 ${filesize};"\ 17657a12720STsiChungLiew "save\0" \ 17757a12720STsiChungLiew "" 17857a12720STsiChungLiew 17957a12720STsiChungLiew #define CONFIG_PRAM 512 /* 512 KB */ 180*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "-> " 181*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 18257a12720STsiChungLiew 18357a12720STsiChungLiew #ifdef CONFIG_CMD_KGDB 184*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 18557a12720STsiChungLiew #else 186*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 18757a12720STsiChungLiew #endif 18857a12720STsiChungLiew 189*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 190*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 191*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 192*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x00010000 19357a12720STsiChungLiew 194*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 195*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK 196*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2 19757a12720STsiChungLiew 198*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR 0xF0000000 199*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000) 200*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INTSRAMSZ 0x8000 20157a12720STsiChungLiew 202*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/ 20357a12720STsiChungLiew 20457a12720STsiChungLiew /* 20557a12720STsiChungLiew * Low Level Configuration Settings 20657a12720STsiChungLiew * (address mappings, register initial values, etc.) 20757a12720STsiChungLiew * You should know what you are doing if you make changes here. 20857a12720STsiChungLiew */ 20957a12720STsiChungLiew /*----------------------------------------------------------------------- 21057a12720STsiChungLiew * Definitions for initial stack pointer and data area (in DPRAM) 21157a12720STsiChungLiew */ 212*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000 213*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in internal SRAM */ 214*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL 0x21 215*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_END) 216*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */ 217*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM1_CTRL 0x21 218*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ 219*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) - 0x10) 220*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 22157a12720STsiChungLiew 22257a12720STsiChungLiew /*----------------------------------------------------------------------- 22357a12720STsiChungLiew * Start addresses for the final memory configuration 22457a12720STsiChungLiew * (Set up by the startup code) 225*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 22657a12720STsiChungLiew */ 227*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE 0x00000000 228*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1 0x73711630 229*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2 0x46770000 230*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL 0xE10B0000 231*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD 0x40010000 232*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE 0x018D0000 233*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA 234*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_DRAMSZ1 235*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1) 23657a12720STsiChungLiew #else 237*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ 23857a12720STsiChungLiew #endif 23957a12720STsiChungLiew 240*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 241*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) 24257a12720STsiChungLiew 243*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 244*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 24557a12720STsiChungLiew 246*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 247*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ 24857a12720STsiChungLiew 24957a12720STsiChungLiew /* 25057a12720STsiChungLiew * For booting Linux, the board info and command line data 25157a12720STsiChungLiew * have to be in the first 8 MB of memory, since this is 25257a12720STsiChungLiew * the maximum mapped by the Linux kernel during initialization ?? 25357a12720STsiChungLiew */ 254*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 25557a12720STsiChungLiew 25657a12720STsiChungLiew /*----------------------------------------------------------------------- 25757a12720STsiChungLiew * FLASH organization 25857a12720STsiChungLiew */ 259*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 260*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI 261*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) 26200b1883aSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_FLASH_CFI_DRIVER 1 263*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 264*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 265*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 266*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 267*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_NOR1SZ 268*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ 269*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20) 270*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE } 27157a12720STsiChungLiew #else 272*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 273*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20) 27457a12720STsiChungLiew #endif 27557a12720STsiChungLiew #endif 27657a12720STsiChungLiew 27757a12720STsiChungLiew /* Configuration for environment 27857a12720STsiChungLiew * Environment is embedded in u-boot in the second sector of the flash 27957a12720STsiChungLiew */ 2800e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET 0x2000 2810e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x2000 2825a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 2830e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_EMBEDDED 1 28457a12720STsiChungLiew 28557a12720STsiChungLiew /*----------------------------------------------------------------------- 28657a12720STsiChungLiew * Cache Configuration 28757a12720STsiChungLiew */ 288*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 16 28957a12720STsiChungLiew 29057a12720STsiChungLiew /*----------------------------------------------------------------------- 29157a12720STsiChungLiew * Chipselect bank definitions 29257a12720STsiChungLiew */ 29357a12720STsiChungLiew /* 29457a12720STsiChungLiew * CS0 - NOR Flash 1, 2, 4, or 8MB 29557a12720STsiChungLiew * CS1 - NOR Flash 29657a12720STsiChungLiew * CS2 - Available 29757a12720STsiChungLiew * CS3 - Available 29857a12720STsiChungLiew * CS4 - Available 29957a12720STsiChungLiew * CS5 - Available 30057a12720STsiChungLiew */ 301*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE 0xFF800000 302*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001) 303*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL 0x00101980 30457a12720STsiChungLiew 305*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_NOR1SZ 306*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE 0xE0000000 307*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001) 308*6d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL 0x00101D80 30957a12720STsiChungLiew #endif 31057a12720STsiChungLiew 31157a12720STsiChungLiew #endif /* _M5475EVB_H */ 312