xref: /rk3399_rockchip-uboot/include/configs/M5475EVB.h (revision 1313db48e2b94e4791878fd0062aae2b8bafa785)
157a12720STsiChungLiew /*
257a12720STsiChungLiew  * Configuation settings for the Freescale MCF5475 board.
357a12720STsiChungLiew  *
457a12720STsiChungLiew  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
557a12720STsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
657a12720STsiChungLiew  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
857a12720STsiChungLiew  */
957a12720STsiChungLiew 
1057a12720STsiChungLiew /*
1157a12720STsiChungLiew  * board/config.h - configuration options, board specific
1257a12720STsiChungLiew  */
1357a12720STsiChungLiew 
1457a12720STsiChungLiew #ifndef _M5475EVB_H
1557a12720STsiChungLiew #define _M5475EVB_H
1657a12720STsiChungLiew 
1757a12720STsiChungLiew /*
1857a12720STsiChungLiew  * High Level Configuration Options
1957a12720STsiChungLiew  * (easy to change)
2057a12720STsiChungLiew  */
2157a12720STsiChungLiew #define CONFIG_MCF547x_8x	/* define processor family */
2257a12720STsiChungLiew #define CONFIG_M547x		/* define processor type */
2357a12720STsiChungLiew #define CONFIG_M5475		/* define processor type */
2457a12720STsiChungLiew 
25*1313db48SAlison Wang #define CONFIG_DISPLAY_BOARDINFO
26*1313db48SAlison Wang 
2757a12720STsiChungLiew #define CONFIG_MCFUART
286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
2957a12720STsiChungLiew #define CONFIG_BAUDRATE		115200
3057a12720STsiChungLiew 
31*1313db48SAlison Wang #undef CONFIG_HW_WATCHDOG
3257a12720STsiChungLiew #define CONFIG_WATCHDOG_TIMEOUT	5000	/* timeout in milliseconds, max timeout is 6.71sec */
3357a12720STsiChungLiew 
3457a12720STsiChungLiew /* Command line configuration */
3557a12720STsiChungLiew #include <config_cmd_default.h>
3657a12720STsiChungLiew 
3757a12720STsiChungLiew #define CONFIG_CMD_CACHE
3857a12720STsiChungLiew #undef CONFIG_CMD_DATE
3957a12720STsiChungLiew #define CONFIG_CMD_ELF
4057a12720STsiChungLiew #define CONFIG_CMD_FLASH
4157a12720STsiChungLiew #define CONFIG_CMD_I2C
4257a12720STsiChungLiew #define CONFIG_CMD_MEMORY
4357a12720STsiChungLiew #define CONFIG_CMD_MISC
4457a12720STsiChungLiew #define CONFIG_CMD_MII
4557a12720STsiChungLiew #define CONFIG_CMD_NET
4657a12720STsiChungLiew #define CONFIG_CMD_PCI
4757a12720STsiChungLiew #define CONFIG_CMD_PING
4857a12720STsiChungLiew #define CONFIG_CMD_REGINFO
4957a12720STsiChungLiew #define CONFIG_CMD_USB
5057a12720STsiChungLiew 
5157a12720STsiChungLiew #define CONFIG_SLTTMR
5257a12720STsiChungLiew 
5357a12720STsiChungLiew #define CONFIG_FSLDMAFEC
5457a12720STsiChungLiew #ifdef CONFIG_FSLDMAFEC
5557a12720STsiChungLiew #	define CONFIG_MII		1
560f3ba7e9STsiChung Liew #	define CONFIG_MII_INIT		1
5757a12720STsiChungLiew #	define CONFIG_HAS_ETH1
5857a12720STsiChungLiew 
596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DMA_USE_INTSRAM	1
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DISCOVER_PHY
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_RX_ETH_BUFFER	32
626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_TX_ETH_BUFFER	48
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
6457a12720STsiChungLiew 
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_PINMUX		0
666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC1_PINMUX		0
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC1_MIIBASE		CONFIG_SYS_FEC0_IOBASE
6957a12720STsiChungLiew 
7057a12720STsiChungLiew #	define MCFFEC_TOUT_LOOP		50000
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	ifndef CONFIG_SYS_DISCOVER_PHY
7357a12720STsiChungLiew #		define FECDUPLEX	FULL
7457a12720STsiChungLiew #		define FECSPEED		_100BASET
7557a12720STsiChungLiew #	else
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
7857a12720STsiChungLiew #		endif
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	endif			/* CONFIG_SYS_DISCOVER_PHY */
8057a12720STsiChungLiew 
8157a12720STsiChungLiew #	define CONFIG_ETHADDR	00:e0:0c:bc:e5:60
8257a12720STsiChungLiew #	define CONFIG_ETH1ADDR	00:e0:0c:bc:e5:61
8357a12720STsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
8457a12720STsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
8557a12720STsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
8657a12720STsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
8757a12720STsiChungLiew #	define CONFIG_OVERWRITE_ETHADDR_ONCE
8857a12720STsiChungLiew 
8957a12720STsiChungLiew #endif
9057a12720STsiChungLiew 
9157a12720STsiChungLiew #ifdef CONFIG_CMD_USB
9257a12720STsiChungLiew #	define CONFIG_USB_OHCI_NEW
9357a12720STsiChungLiew #	define CONFIG_USB_STORAGE
9457a12720STsiChungLiew 
9557a12720STsiChungLiew #	ifndef CONFIG_CMD_PCI
9657a12720STsiChungLiew #		define CONFIG_CMD_PCI
9757a12720STsiChungLiew #	endif
9857a12720STsiChungLiew #	define CONFIG_PCI_OHCI
9957a12720STsiChungLiew #	define CONFIG_DOS_PARTITION
10057a12720STsiChungLiew 
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	undef CONFIG_SYS_USB_OHCI_BOARD_INIT
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	undef CONFIG_SYS_USB_OHCI_CPU_INIT
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_USB_OHCI_SLOT_NAME		"isp1561"
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
10657a12720STsiChungLiew #endif
10757a12720STsiChungLiew 
10857a12720STsiChungLiew /* I2C */
10900f792e0SHeiko Schocher #define CONFIG_SYS_I2C
11000f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
11100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	80000
11200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
11300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x00008F00
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
11557a12720STsiChungLiew 
11657a12720STsiChungLiew /* PCI */
11757a12720STsiChungLiew #ifdef CONFIG_CMD_PCI
11857a12720STsiChungLiew #define CONFIG_PCI		1
11957a12720STsiChungLiew #define CONFIG_PCI_PNP		1
120f33fca22STsiChung Liew #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE	1
12157a12720STsiChungLiew 
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CACHE_LINE_SIZE	8
12357a12720STsiChungLiew 
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BUS		0x80000000
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS	CONFIG_SYS_PCI_MEM_BUS
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE	0x10000000
12757a12720STsiChungLiew 
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BUS		0x71000000
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS		CONFIG_SYS_PCI_IO_BUS
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE		0x01000000
13157a12720STsiChungLiew 
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_BUS		0x70000000
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_PHYS	CONFIG_SYS_PCI_CFG_BUS
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_SIZE	0x01000000
13557a12720STsiChungLiew #endif
13657a12720STsiChungLiew 
13757a12720STsiChungLiew #define CONFIG_BOOTDELAY	1	/* autoboot after 5 seconds */
13857a12720STsiChungLiew #define CONFIG_UDP_CHECKSUM
13957a12720STsiChungLiew 
14057a12720STsiChungLiew #ifdef CONFIG_MCFFEC
14157a12720STsiChungLiew #	define CONFIG_ETHADDR	00:e0:0c:bc:e5:60
14257a12720STsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
14357a12720STsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
14457a12720STsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
14557a12720STsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
14657a12720STsiChungLiew #	define CONFIG_OVERWRITE_ETHADDR_ONCE
14757a12720STsiChungLiew #endif				/* FEC_ENET */
14857a12720STsiChungLiew 
14957a12720STsiChungLiew #define CONFIG_HOSTNAME		M547xEVB
15057a12720STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS		\
15157a12720STsiChungLiew 	"netdev=eth0\0"				\
15257a12720STsiChungLiew 	"loadaddr=10000\0"			\
15357a12720STsiChungLiew 	"u-boot=u-boot.bin\0"			\
15457a12720STsiChungLiew 	"load=tftp ${loadaddr) ${u-boot}\0"	\
15557a12720STsiChungLiew 	"upd=run load; run prog\0"		\
15657a12720STsiChungLiew 	"prog=prot off bank 1;"			\
15709933fb0SJason Jin 	"era ff800000 ff83ffff;"		\
15857a12720STsiChungLiew 	"cp.b ${loadaddr} ff800000 ${filesize};"\
15957a12720STsiChungLiew 	"save\0"				\
16057a12720STsiChungLiew 	""
16157a12720STsiChungLiew 
16257a12720STsiChungLiew #define CONFIG_PRAM		512	/* 512 KB */
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"-> "
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
16557a12720STsiChungLiew 
16657a12720STsiChungLiew #ifdef CONFIG_CMD_KGDB
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
16857a12720STsiChungLiew #else
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
17057a12720STsiChungLiew #endif
17157a12720STsiChungLiew 
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x00010000
17657a12720STsiChungLiew 
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK			CONFIG_SYS_BUSCLK
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPU_CLK		CONFIG_SYS_CLK * 2
17957a12720STsiChungLiew 
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0xF0000000
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INTSRAM		(CONFIG_SYS_MBAR + 0x10000)
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INTSRAMSZ		0x8000
18357a12720STsiChungLiew 
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /*#define CONFIG_SYS_LATCH_ADDR		(CONFIG_SYS_CS1_BASE + 0x80000)*/
18557a12720STsiChungLiew 
18657a12720STsiChungLiew /*
18757a12720STsiChungLiew  * Low Level Configuration Settings
18857a12720STsiChungLiew  * (address mappings, register initial values, etc.)
18957a12720STsiChungLiew  * You should know what you are doing if you make changes here.
19057a12720STsiChungLiew  */
19157a12720STsiChungLiew /*-----------------------------------------------------------------------
19257a12720STsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
19357a12720STsiChungLiew  */
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0xF2000000
195553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in internal SRAM */
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL	0x21
197553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM1_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM1_END	0x1000	/* End of used area in internal SRAM */
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM1_CTRL	0x21
20025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
20257a12720STsiChungLiew 
20357a12720STsiChungLiew /*-----------------------------------------------------------------------
20457a12720STsiChungLiew  * Start addresses for the final memory configuration
20557a12720STsiChungLiew  * (Set up by the startup code)
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
20757a12720STsiChungLiew  */
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x00000000
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1		0x73711630
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x46770000
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL		0xE10B0000
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD		0x40010000
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE		0x018D0000
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_DRVSTRENGTH	0x000002AA
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_DRAMSZ1
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_SDRAM_SIZE	(CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
21757a12720STsiChungLiew #else
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_SDRAM_SIZE	CONFIG_SYS_DRAMSZ
21957a12720STsiChungLiew #endif
22057a12720STsiChungLiew 
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
22357a12720STsiChungLiew 
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
22657a12720STsiChungLiew 
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
22857a12720STsiChungLiew 
22909933fb0SJason Jin /* Reserve 256 kB for malloc() */
23009933fb0SJason Jin #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
23157a12720STsiChungLiew /*
23257a12720STsiChungLiew  * For booting Linux, the board info and command line data
23357a12720STsiChungLiew  * have to be in the first 8 MB of memory, since this is
23457a12720STsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
23557a12720STsiChungLiew  */
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
23757a12720STsiChungLiew 
23857a12720STsiChungLiew /*-----------------------------------------------------------------------
23957a12720STsiChungLiew  * FLASH organization
24057a12720STsiChungLiew  */
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BASE		(CONFIG_SYS_CS0_BASE)
24400b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_NOR1SZ
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of memory banks */
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
25357a12720STsiChungLiew #else
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		(CONFIG_SYS_BOOTSZ << 20)
25657a12720STsiChungLiew #endif
25757a12720STsiChungLiew #endif
25857a12720STsiChungLiew 
25957a12720STsiChungLiew /* Configuration for environment
26009933fb0SJason Jin  * Environment is not embedded in u-boot but at offset 0x40000 on the flash.
26109933fb0SJason Jin  * First time runing may have env crc error warning if there is
26209933fb0SJason Jin  * no correct environment on the flash.
26357a12720STsiChungLiew  */
26409933fb0SJason Jin #define CONFIG_ENV_OFFSET		0x40000
26509933fb0SJason Jin #define CONFIG_ENV_SECT_SIZE	0x10000
2665a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
26757a12720STsiChungLiew 
26857a12720STsiChungLiew /*-----------------------------------------------------------------------
26957a12720STsiChungLiew  * Cache Configuration
27057a12720STsiChungLiew  */
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
27257a12720STsiChungLiew 
273dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
274553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
275dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
276553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
277dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_BCINVA + CF_CACR_ICINVA + \
278dd9f054eSTsiChung Liew 					 CF_CACR_IDCM)
279dd9f054eSTsiChung Liew #define CONFIG_SYS_DCACHE_INV		(CF_CACR_DCINVA)
280dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR2		(CONFIG_SYS_SDRAM_BASE | \
281dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
282dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
283dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_BEC | CF_CACR_BCINVA | \
284dd9f054eSTsiChung Liew 					 CF_CACR_IEC | CF_CACR_ICINVA)
285dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_DCACR		((CONFIG_SYS_CACHE_ICACR | \
286dd9f054eSTsiChung Liew 					 CF_CACR_DEC | CF_CACR_DDCM_P | \
287dd9f054eSTsiChung Liew 					 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
288dd9f054eSTsiChung Liew 
28957a12720STsiChungLiew /*-----------------------------------------------------------------------
29057a12720STsiChungLiew  * Chipselect bank definitions
29157a12720STsiChungLiew  */
29257a12720STsiChungLiew /*
29357a12720STsiChungLiew  * CS0 - NOR Flash 1, 2, 4, or 8MB
29457a12720STsiChungLiew  * CS1 - NOR Flash
29557a12720STsiChungLiew  * CS2 - Available
29657a12720STsiChungLiew  * CS3 - Available
29757a12720STsiChungLiew  * CS4 - Available
29857a12720STsiChungLiew  * CS5 - Available
29957a12720STsiChungLiew  */
3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0xFF800000
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		(((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00101980
30357a12720STsiChungLiew 
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_NOR1SZ
3056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE		0xE0000000
3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK		(((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL		0x00101D80
30857a12720STsiChungLiew #endif
30957a12720STsiChungLiew 
31057a12720STsiChungLiew #endif				/* _M5475EVB_H */
311