157a12720STsiChungLiew /* 257a12720STsiChungLiew * Configuation settings for the Freescale MCF5475 board. 357a12720STsiChungLiew * 457a12720STsiChungLiew * Copyright (C) 2004-2008 Freescale Semiconductor, Inc. 557a12720STsiChungLiew * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 657a12720STsiChungLiew * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 857a12720STsiChungLiew */ 957a12720STsiChungLiew 1057a12720STsiChungLiew /* 1157a12720STsiChungLiew * board/config.h - configuration options, board specific 1257a12720STsiChungLiew */ 1357a12720STsiChungLiew 1457a12720STsiChungLiew #ifndef _M5475EVB_H 1557a12720STsiChungLiew #define _M5475EVB_H 1657a12720STsiChungLiew 1757a12720STsiChungLiew /* 1857a12720STsiChungLiew * High Level Configuration Options 1957a12720STsiChungLiew * (easy to change) 2057a12720STsiChungLiew */ 2157a12720STsiChungLiew 2257a12720STsiChungLiew #define CONFIG_MCFUART 236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT (0) 2457a12720STsiChungLiew 25*1313db48SAlison Wang #undef CONFIG_HW_WATCHDOG 2657a12720STsiChungLiew #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */ 2757a12720STsiChungLiew 2857a12720STsiChungLiew #define CONFIG_SLTTMR 2957a12720STsiChungLiew 3057a12720STsiChungLiew #define CONFIG_FSLDMAFEC 3157a12720STsiChungLiew #ifdef CONFIG_FSLDMAFEC 3257a12720STsiChungLiew # define CONFIG_MII 1 330f3ba7e9STsiChung Liew # define CONFIG_MII_INIT 1 3457a12720STsiChungLiew # define CONFIG_HAS_ETH1 3557a12720STsiChungLiew 366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_DMA_USE_INTSRAM 1 376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_DISCOVER_PHY 386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_RX_ETH_BUFFER 32 396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_TX_ETH_BUFFER 48 406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 4157a12720STsiChungLiew 426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC0_PINMUX 0 436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE 446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC1_PINMUX 0 456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE 4657a12720STsiChungLiew 4757a12720STsiChungLiew # define MCFFEC_TOUT_LOOP 50000 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # ifndef CONFIG_SYS_DISCOVER_PHY 5057a12720STsiChungLiew # define FECDUPLEX FULL 5157a12720STsiChungLiew # define FECSPEED _100BASET 5257a12720STsiChungLiew # else 536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN 546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 5557a12720STsiChungLiew # endif 566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # endif /* CONFIG_SYS_DISCOVER_PHY */ 5757a12720STsiChungLiew 5857a12720STsiChungLiew # define CONFIG_IPADDR 192.162.1.2 5957a12720STsiChungLiew # define CONFIG_NETMASK 255.255.255.0 6057a12720STsiChungLiew # define CONFIG_SERVERIP 192.162.1.1 6157a12720STsiChungLiew # define CONFIG_GATEWAYIP 192.162.1.1 6257a12720STsiChungLiew 6357a12720STsiChungLiew #endif 6457a12720STsiChungLiew 6557a12720STsiChungLiew #ifdef CONFIG_CMD_USB 6657a12720STsiChungLiew # define CONFIG_USB_OHCI_NEW 6757a12720STsiChungLiew 6857a12720STsiChungLiew # define CONFIG_PCI_OHCI 6957a12720STsiChungLiew 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # undef CONFIG_SYS_USB_OHCI_BOARD_INIT 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # undef CONFIG_SYS_USB_OHCI_CPU_INIT 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561" 746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 7557a12720STsiChungLiew #endif 7657a12720STsiChungLiew 7757a12720STsiChungLiew /* I2C */ 7800f792e0SHeiko Schocher #define CONFIG_SYS_I2C 7900f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 8000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 80000 8100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 8200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x00008F00 836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 8457a12720STsiChungLiew 8557a12720STsiChungLiew /* PCI */ 8657a12720STsiChungLiew #ifdef CONFIG_CMD_PCI 87f33fca22STsiChung Liew #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1 8857a12720STsiChungLiew 896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8 9057a12720STsiChungLiew 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BUS 0x80000000 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 9457a12720STsiChungLiew 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BUS 0x71000000 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 9857a12720STsiChungLiew 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_BUS 0x70000000 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS 1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 10257a12720STsiChungLiew #endif 10357a12720STsiChungLiew 10457a12720STsiChungLiew #define CONFIG_UDP_CHECKSUM 10557a12720STsiChungLiew 10657a12720STsiChungLiew #ifdef CONFIG_MCFFEC 10757a12720STsiChungLiew # define CONFIG_IPADDR 192.162.1.2 10857a12720STsiChungLiew # define CONFIG_NETMASK 255.255.255.0 10957a12720STsiChungLiew # define CONFIG_SERVERIP 192.162.1.1 11057a12720STsiChungLiew # define CONFIG_GATEWAYIP 192.162.1.1 11157a12720STsiChungLiew #endif /* FEC_ENET */ 11257a12720STsiChungLiew 11357a12720STsiChungLiew #define CONFIG_HOSTNAME M547xEVB 11457a12720STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS \ 11557a12720STsiChungLiew "netdev=eth0\0" \ 11657a12720STsiChungLiew "loadaddr=10000\0" \ 11757a12720STsiChungLiew "u-boot=u-boot.bin\0" \ 11857a12720STsiChungLiew "load=tftp ${loadaddr) ${u-boot}\0" \ 11957a12720STsiChungLiew "upd=run load; run prog\0" \ 12057a12720STsiChungLiew "prog=prot off bank 1;" \ 12109933fb0SJason Jin "era ff800000 ff83ffff;" \ 12257a12720STsiChungLiew "cp.b ${loadaddr} ff800000 ${filesize};"\ 12357a12720STsiChungLiew "save\0" \ 12457a12720STsiChungLiew "" 12557a12720STsiChungLiew 12657a12720STsiChungLiew #define CONFIG_PRAM 512 /* 512 KB */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 12857a12720STsiChungLiew 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x00010000 13057a12720STsiChungLiew 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2 13357a12720STsiChungLiew 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR 0xF0000000 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000) 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INTSRAMSZ 0x8000 13757a12720STsiChungLiew 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/ 13957a12720STsiChungLiew 14057a12720STsiChungLiew /* 14157a12720STsiChungLiew * Low Level Configuration Settings 14257a12720STsiChungLiew * (address mappings, register initial values, etc.) 14357a12720STsiChungLiew * You should know what you are doing if you make changes here. 14457a12720STsiChungLiew */ 14557a12720STsiChungLiew /*----------------------------------------------------------------------- 14657a12720STsiChungLiew * Definitions for initial stack pointer and data area (in DPRAM) 14757a12720STsiChungLiew */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000 149553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL 0x21 151553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE) 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM1_CTRL 0x21 15425ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10) 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 15657a12720STsiChungLiew 15757a12720STsiChungLiew /*----------------------------------------------------------------------- 15857a12720STsiChungLiew * Start addresses for the final memory configuration 15957a12720STsiChungLiew * (Set up by the startup code) 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 16157a12720STsiChungLiew */ 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE 0x00000000 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1 0x73711630 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2 0x46770000 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL 0xE10B0000 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD 0x40010000 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE 0x018D0000 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_DRAMSZ1 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1) 17157a12720STsiChungLiew #else 1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ 17357a12720STsiChungLiew #endif 17457a12720STsiChungLiew 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) 17757a12720STsiChungLiew 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 18057a12720STsiChungLiew 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 18257a12720STsiChungLiew 18309933fb0SJason Jin /* Reserve 256 kB for malloc() */ 18409933fb0SJason Jin #define CONFIG_SYS_MALLOC_LEN (256 << 10) 18557a12720STsiChungLiew /* 18657a12720STsiChungLiew * For booting Linux, the board info and command line data 18757a12720STsiChungLiew * have to be in the first 8 MB of memory, since this is 18857a12720STsiChungLiew * the maximum mapped by the Linux kernel during initialization ?? 18957a12720STsiChungLiew */ 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 19157a12720STsiChungLiew 19257a12720STsiChungLiew /*----------------------------------------------------------------------- 19357a12720STsiChungLiew * FLASH organization 19457a12720STsiChungLiew */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) 19800b1883aSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_FLASH_CFI_DRIVER 1 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_NOR1SZ 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ 2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20) 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE } 20757a12720STsiChungLiew #else 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20) 21057a12720STsiChungLiew #endif 21157a12720STsiChungLiew #endif 21257a12720STsiChungLiew 21357a12720STsiChungLiew /* Configuration for environment 21409933fb0SJason Jin * Environment is not embedded in u-boot but at offset 0x40000 on the flash. 21509933fb0SJason Jin * First time runing may have env crc error warning if there is 21609933fb0SJason Jin * no correct environment on the flash. 21757a12720STsiChungLiew */ 21809933fb0SJason Jin #define CONFIG_ENV_OFFSET 0x40000 21909933fb0SJason Jin #define CONFIG_ENV_SECT_SIZE 0x10000 22057a12720STsiChungLiew 22157a12720STsiChungLiew /*----------------------------------------------------------------------- 22257a12720STsiChungLiew * Cache Configuration 22357a12720STsiChungLiew */ 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 16 22557a12720STsiChungLiew 226dd9f054eSTsiChung Liew #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 227553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 8) 228dd9f054eSTsiChung Liew #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 229553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 4) 230dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \ 231dd9f054eSTsiChung Liew CF_CACR_IDCM) 232dd9f054eSTsiChung Liew #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA) 233dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \ 234dd9f054eSTsiChung Liew CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 235dd9f054eSTsiChung Liew CF_ACR_EN | CF_ACR_SM_ALL) 236dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \ 237dd9f054eSTsiChung Liew CF_CACR_IEC | CF_CACR_ICINVA) 238dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \ 239dd9f054eSTsiChung Liew CF_CACR_DEC | CF_CACR_DDCM_P | \ 240dd9f054eSTsiChung Liew CF_CACR_DCINVA) & ~CF_CACR_ICINVA) 241dd9f054eSTsiChung Liew 24257a12720STsiChungLiew /*----------------------------------------------------------------------- 24357a12720STsiChungLiew * Chipselect bank definitions 24457a12720STsiChungLiew */ 24557a12720STsiChungLiew /* 24657a12720STsiChungLiew * CS0 - NOR Flash 1, 2, 4, or 8MB 24757a12720STsiChungLiew * CS1 - NOR Flash 24857a12720STsiChungLiew * CS2 - Available 24957a12720STsiChungLiew * CS3 - Available 25057a12720STsiChungLiew * CS4 - Available 25157a12720STsiChungLiew * CS5 - Available 25257a12720STsiChungLiew */ 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE 0xFF800000 2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001) 2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL 0x00101980 25657a12720STsiChungLiew 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_NOR1SZ 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE 0xE0000000 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001) 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL 0x00101D80 26157a12720STsiChungLiew #endif 26257a12720STsiChungLiew 26357a12720STsiChungLiew #endif /* _M5475EVB_H */ 264