18ae158cdSTsiChungLiew /* 28ae158cdSTsiChungLiew * Configuation settings for the Freescale MCF54455 EVB board. 38ae158cdSTsiChungLiew * 48ae158cdSTsiChungLiew * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 58ae158cdSTsiChungLiew * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 68ae158cdSTsiChungLiew * 78ae158cdSTsiChungLiew * See file CREDITS for list of people who contributed to this 88ae158cdSTsiChungLiew * project. 98ae158cdSTsiChungLiew * 108ae158cdSTsiChungLiew * This program is free software; you can redistribute it and/or 118ae158cdSTsiChungLiew * modify it under the terms of the GNU General Public License as 128ae158cdSTsiChungLiew * published by the Free Software Foundation; either version 2 of 138ae158cdSTsiChungLiew * the License, or (at your option) any later version. 148ae158cdSTsiChungLiew * 158ae158cdSTsiChungLiew * This program is distributed in the hope that it will be useful, 168ae158cdSTsiChungLiew * but WITHOUT ANY WARRANTY; without even the implied warranty of 178ae158cdSTsiChungLiew * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 188ae158cdSTsiChungLiew * GNU General Public License for more details. 198ae158cdSTsiChungLiew * 208ae158cdSTsiChungLiew * You should have received a copy of the GNU General Public License 218ae158cdSTsiChungLiew * along with this program; if not, write to the Free Software 228ae158cdSTsiChungLiew * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 238ae158cdSTsiChungLiew * MA 02111-1307 USA 248ae158cdSTsiChungLiew */ 258ae158cdSTsiChungLiew 268ae158cdSTsiChungLiew /* 278ae158cdSTsiChungLiew * board/config.h - configuration options, board specific 288ae158cdSTsiChungLiew */ 298ae158cdSTsiChungLiew 30*e8ee8f3aSTsiChungLiew #ifndef _M54455EVB_H 31*e8ee8f3aSTsiChungLiew #define _M54455EVB_H 328ae158cdSTsiChungLiew 338ae158cdSTsiChungLiew /* 348ae158cdSTsiChungLiew * High Level Configuration Options 358ae158cdSTsiChungLiew * (easy to change) 368ae158cdSTsiChungLiew */ 378ae158cdSTsiChungLiew #define CONFIG_MCF5445x /* define processor family */ 388ae158cdSTsiChungLiew #define CONFIG_M54455 /* define processor type */ 398ae158cdSTsiChungLiew #define CONFIG_M54455EVB /* M54455EVB board */ 408ae158cdSTsiChungLiew 418ae158cdSTsiChungLiew #undef DEBUG 428ae158cdSTsiChungLiew 438ae158cdSTsiChungLiew #define CONFIG_MCFUART 448ae158cdSTsiChungLiew #define CFG_UART_PORT (0) 458ae158cdSTsiChungLiew #define CONFIG_BAUDRATE 115200 468ae158cdSTsiChungLiew #define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 } 478ae158cdSTsiChungLiew 488ae158cdSTsiChungLiew #undef CONFIG_WATCHDOG 498ae158cdSTsiChungLiew 508ae158cdSTsiChungLiew #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 518ae158cdSTsiChungLiew 528ae158cdSTsiChungLiew /* 538ae158cdSTsiChungLiew * BOOTP options 548ae158cdSTsiChungLiew */ 558ae158cdSTsiChungLiew #define CONFIG_BOOTP_BOOTFILESIZE 568ae158cdSTsiChungLiew #define CONFIG_BOOTP_BOOTPATH 578ae158cdSTsiChungLiew #define CONFIG_BOOTP_GATEWAY 588ae158cdSTsiChungLiew #define CONFIG_BOOTP_HOSTNAME 598ae158cdSTsiChungLiew 608ae158cdSTsiChungLiew /* Command line configuration */ 618ae158cdSTsiChungLiew #include <config_cmd_default.h> 628ae158cdSTsiChungLiew 638ae158cdSTsiChungLiew #define CONFIG_CMD_BOOTD 648ae158cdSTsiChungLiew #define CONFIG_CMD_CACHE 658ae158cdSTsiChungLiew #define CONFIG_CMD_DATE 668ae158cdSTsiChungLiew #define CONFIG_CMD_DHCP 678ae158cdSTsiChungLiew #define CONFIG_CMD_ELF 688ae158cdSTsiChungLiew #define CONFIG_CMD_EXT2 698ae158cdSTsiChungLiew #define CONFIG_CMD_FAT 708ae158cdSTsiChungLiew #define CONFIG_CMD_FLASH 718ae158cdSTsiChungLiew #define CONFIG_CMD_I2C 728ae158cdSTsiChungLiew #define CONFIG_CMD_IDE 738ae158cdSTsiChungLiew #define CONFIG_CMD_JFFS2 748ae158cdSTsiChungLiew #define CONFIG_CMD_MEMORY 758ae158cdSTsiChungLiew #define CONFIG_CMD_MISC 768ae158cdSTsiChungLiew #define CONFIG_CMD_MII 778ae158cdSTsiChungLiew #define CONFIG_CMD_NET 78*e8ee8f3aSTsiChungLiew #undef CONFIG_CMD_PCI 798ae158cdSTsiChungLiew #define CONFIG_CMD_PING 808ae158cdSTsiChungLiew #define CONFIG_CMD_REGINFO 818ae158cdSTsiChungLiew 828ae158cdSTsiChungLiew #undef CONFIG_CMD_LOADB 838ae158cdSTsiChungLiew #undef CONFIG_CMD_LOADS 848ae158cdSTsiChungLiew 858ae158cdSTsiChungLiew /* Network configuration */ 868ae158cdSTsiChungLiew #define CONFIG_MCFFEC 878ae158cdSTsiChungLiew #ifdef CONFIG_MCFFEC 888ae158cdSTsiChungLiew # define CONFIG_NET_MULTI 1 898ae158cdSTsiChungLiew # define CONFIG_MII 1 908ae158cdSTsiChungLiew # define CONFIG_CF_DOMII 918ae158cdSTsiChungLiew # define CFG_DISCOVER_PHY 928ae158cdSTsiChungLiew # define CFG_RX_ETH_BUFFER 8 938ae158cdSTsiChungLiew # define CFG_FAULT_ECHO_LINK_DOWN 948ae158cdSTsiChungLiew 958ae158cdSTsiChungLiew # define CFG_FEC0_PINMUX 0 968ae158cdSTsiChungLiew # define CFG_FEC1_PINMUX 0 978ae158cdSTsiChungLiew # define CFG_FEC0_MIIBASE CFG_FEC0_IOBASE 988ae158cdSTsiChungLiew # define CFG_FEC1_MIIBASE CFG_FEC0_IOBASE 998ae158cdSTsiChungLiew # define MCFFEC_TOUT_LOOP 50000 1008ae158cdSTsiChungLiew # define CONFIG_HAS_ETH1 1018ae158cdSTsiChungLiew 1028ae158cdSTsiChungLiew # define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */ 1038ae158cdSTsiChungLiew # define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)" 1048ae158cdSTsiChungLiew # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60 1058ae158cdSTsiChungLiew # define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61 1068ae158cdSTsiChungLiew # define CONFIG_ETHPRIME "FEC0" 1078ae158cdSTsiChungLiew # define CONFIG_IPADDR 192.162.1.2 1088ae158cdSTsiChungLiew # define CONFIG_NETMASK 255.255.255.0 1098ae158cdSTsiChungLiew # define CONFIG_SERVERIP 192.162.1.1 1108ae158cdSTsiChungLiew # define CONFIG_GATEWAYIP 192.162.1.1 1118ae158cdSTsiChungLiew # define CONFIG_OVERWRITE_ETHADDR_ONCE 1128ae158cdSTsiChungLiew 1138ae158cdSTsiChungLiew /* If CFG_DISCOVER_PHY is not defined - hardcoded */ 1148ae158cdSTsiChungLiew # ifndef CFG_DISCOVER_PHY 1158ae158cdSTsiChungLiew # define FECDUPLEX FULL 1168ae158cdSTsiChungLiew # define FECSPEED _100BASET 1178ae158cdSTsiChungLiew # else 1188ae158cdSTsiChungLiew # ifndef CFG_FAULT_ECHO_LINK_DOWN 1198ae158cdSTsiChungLiew # define CFG_FAULT_ECHO_LINK_DOWN 1208ae158cdSTsiChungLiew # endif 1218ae158cdSTsiChungLiew # endif /* CFG_DISCOVER_PHY */ 1228ae158cdSTsiChungLiew #endif 1238ae158cdSTsiChungLiew 1248ae158cdSTsiChungLiew #define CONFIG_HOSTNAME M54455EVB 1258ae158cdSTsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS \ 1268ae158cdSTsiChungLiew "netdev=eth0\0" \ 1278ae158cdSTsiChungLiew "inpclk=" MK_STR(CFG_INPUT_CLKSRC) "\0" \ 1288ae158cdSTsiChungLiew "loadaddr=40010000\0" \ 1298ae158cdSTsiChungLiew "u-boot=u-boot.bin\0" \ 1308ae158cdSTsiChungLiew "load=tftp ${loadaddr) ${u-boot}\0" \ 1318ae158cdSTsiChungLiew "upd=run load; run prog\0" \ 132*e8ee8f3aSTsiChungLiew "prog=prot off 4000000 402ffff;" \ 133*e8ee8f3aSTsiChungLiew "era 4000000 402ffff;" \ 1348ae158cdSTsiChungLiew "cp.b ${loadaddr} 0 ${filesize};" \ 1358ae158cdSTsiChungLiew "save\0" \ 1368ae158cdSTsiChungLiew "" 1378ae158cdSTsiChungLiew 1388ae158cdSTsiChungLiew /* ATA configuration */ 1398ae158cdSTsiChungLiew #define CONFIG_ISO_PARTITION 1408ae158cdSTsiChungLiew #define CONFIG_DOS_PARTITION 1418ae158cdSTsiChungLiew #define CONFIG_IDE_RESET 1 1428ae158cdSTsiChungLiew #define CONFIG_IDE_PREINIT 1 1438ae158cdSTsiChungLiew #define CONFIG_ATAPI 1448ae158cdSTsiChungLiew #undef CONFIG_LBA48 1458ae158cdSTsiChungLiew 1468ae158cdSTsiChungLiew #define CFG_IDE_MAXBUS 1 1478ae158cdSTsiChungLiew #define CFG_IDE_MAXDEVICE 2 1488ae158cdSTsiChungLiew 1498ae158cdSTsiChungLiew #define CFG_ATA_BASE_ADDR 0x90000000 1508ae158cdSTsiChungLiew #define CFG_ATA_IDE0_OFFSET 0 1518ae158cdSTsiChungLiew 1528ae158cdSTsiChungLiew #define CFG_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ 1538ae158cdSTsiChungLiew #define CFG_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ 1548ae158cdSTsiChungLiew #define CFG_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ 1558ae158cdSTsiChungLiew #define CFG_ATA_STRIDE 4 /* Interval between registers */ 1568ae158cdSTsiChungLiew #define _IO_BASE 0 1578ae158cdSTsiChungLiew 1588ae158cdSTsiChungLiew /* Realtime clock */ 1598ae158cdSTsiChungLiew #define CONFIG_MCFRTC 1608ae158cdSTsiChungLiew #undef RTC_DEBUG 1618ae158cdSTsiChungLiew #define CFG_RTC_OSCILLATOR (32 * CFG_HZ) 1628ae158cdSTsiChungLiew 1638ae158cdSTsiChungLiew /* Timer */ 1648ae158cdSTsiChungLiew #define CONFIG_MCFTMR 1658ae158cdSTsiChungLiew #undef CONFIG_MCFPIT 1668ae158cdSTsiChungLiew 1678ae158cdSTsiChungLiew /* I2c */ 1688ae158cdSTsiChungLiew #define CONFIG_FSL_I2C 1698ae158cdSTsiChungLiew #define CONFIG_HARD_I2C /* I2C with hardware support */ 1708ae158cdSTsiChungLiew #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 1718ae158cdSTsiChungLiew #define CFG_I2C_SPEED 80000 /* I2C speed and slave address */ 1728ae158cdSTsiChungLiew #define CFG_I2C_SLAVE 0x7F 1738ae158cdSTsiChungLiew #define CFG_I2C_OFFSET 0x58000 1748ae158cdSTsiChungLiew #define CFG_IMMR CFG_MBAR 1758ae158cdSTsiChungLiew 1768ae158cdSTsiChungLiew /* PCI */ 177*e8ee8f3aSTsiChungLiew #ifdef CONFIG_CMD_PCI 1788ae158cdSTsiChungLiew #define CONFIG_PCI 1 1798ae158cdSTsiChungLiew 1808ae158cdSTsiChungLiew #define CFG_PCI_MEM_BUS 0xA0000000 1818ae158cdSTsiChungLiew #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BUS 1828ae158cdSTsiChungLiew #define CFG_PCI_MEM_SIZE 0x10000000 1838ae158cdSTsiChungLiew 1848ae158cdSTsiChungLiew #define CFG_PCI_IO_BUS 0xB1000000 1858ae158cdSTsiChungLiew #define CFG_PCI_IO_PHYS CFG_PCI_IO_BUS 1868ae158cdSTsiChungLiew #define CFG_PCI_IO_SIZE 0x01000000 1878ae158cdSTsiChungLiew 1888ae158cdSTsiChungLiew #define CFG_PCI_CFG_BUS 0xB0000000 1898ae158cdSTsiChungLiew #define CFG_PCI_CFG_PHYS CFG_PCI_CFG_BUS 1908ae158cdSTsiChungLiew #define CFG_PCI_CFG_SIZE 0x01000000 191*e8ee8f3aSTsiChungLiew #endif 1928ae158cdSTsiChungLiew 1938ae158cdSTsiChungLiew /* FPGA - Spartan 2 */ 1948ae158cdSTsiChungLiew /* experiment 1958ae158cdSTsiChungLiew #define CONFIG_FPGA CFG_SPARTAN3 1968ae158cdSTsiChungLiew #define CONFIG_FPGA_COUNT 1 1978ae158cdSTsiChungLiew #define CFG_FPGA_PROG_FEEDBACK 1988ae158cdSTsiChungLiew #define CFG_FPGA_CHECK_CTRLC 1998ae158cdSTsiChungLiew */ 2008ae158cdSTsiChungLiew 2018ae158cdSTsiChungLiew /* Input, PCI, Flexbus, and VCO */ 2028ae158cdSTsiChungLiew #define CONFIG_EXTRA_CLOCK 2038ae158cdSTsiChungLiew 2048ae158cdSTsiChungLiew #define CONFIG_PRAM 512 /* 512 KB */ 2058ae158cdSTsiChungLiew 2068ae158cdSTsiChungLiew #define CFG_PROMPT "-> " 2078ae158cdSTsiChungLiew #define CFG_LONGHELP /* undef to save memory */ 2088ae158cdSTsiChungLiew 2098ae158cdSTsiChungLiew #if defined(CONFIG_CMD_KGDB) 2108ae158cdSTsiChungLiew #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 2118ae158cdSTsiChungLiew #else 2128ae158cdSTsiChungLiew #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 2138ae158cdSTsiChungLiew #endif 2148ae158cdSTsiChungLiew #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 2158ae158cdSTsiChungLiew #define CFG_MAXARGS 16 /* max number of command args */ 2168ae158cdSTsiChungLiew #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 2178ae158cdSTsiChungLiew 2188ae158cdSTsiChungLiew #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 0x10000) 2198ae158cdSTsiChungLiew 2208ae158cdSTsiChungLiew #define CFG_HZ 1000 2218ae158cdSTsiChungLiew 2228ae158cdSTsiChungLiew #define CFG_MBAR 0xFC000000 2238ae158cdSTsiChungLiew 2248ae158cdSTsiChungLiew /* 2258ae158cdSTsiChungLiew * Low Level Configuration Settings 2268ae158cdSTsiChungLiew * (address mappings, register initial values, etc.) 2278ae158cdSTsiChungLiew * You should know what you are doing if you make changes here. 2288ae158cdSTsiChungLiew */ 2298ae158cdSTsiChungLiew 2308ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 2318ae158cdSTsiChungLiew * Definitions for initial stack pointer and data area (in DPRAM) 2328ae158cdSTsiChungLiew */ 2338ae158cdSTsiChungLiew #define CFG_INIT_RAM_ADDR 0x80000000 2348ae158cdSTsiChungLiew #define CFG_INIT_RAM_END 0x8000 /* End of used area in internal SRAM */ 2358ae158cdSTsiChungLiew #define CFG_INIT_RAM_CTRL 0x221 2368ae158cdSTsiChungLiew #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ 2378ae158cdSTsiChungLiew #define CFG_GBL_DATA_OFFSET ((CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) - 16) 2388ae158cdSTsiChungLiew #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 2398ae158cdSTsiChungLiew 2408ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 2418ae158cdSTsiChungLiew * Start addresses for the final memory configuration 2428ae158cdSTsiChungLiew * (Set up by the startup code) 2438ae158cdSTsiChungLiew * Please note that CFG_SDRAM_BASE _must_ start at 0 2448ae158cdSTsiChungLiew */ 2458ae158cdSTsiChungLiew #define CFG_SDRAM_BASE 0x40000000 2468ae158cdSTsiChungLiew #define CFG_SDRAM_BASE1 0x48000000 2478ae158cdSTsiChungLiew #define CFG_SDRAM_SIZE 256 /* SDRAM size in MB */ 2488ae158cdSTsiChungLiew #define CFG_SDRAM_CFG1 0x65311610 2498ae158cdSTsiChungLiew #define CFG_SDRAM_CFG2 0x59670000 2508ae158cdSTsiChungLiew #define CFG_SDRAM_CTRL 0xEA0B2000 2518ae158cdSTsiChungLiew #define CFG_SDRAM_EMOD 0x40010000 2528ae158cdSTsiChungLiew #define CFG_SDRAM_MODE 0x00010033 2538ae158cdSTsiChungLiew 2548ae158cdSTsiChungLiew #define CFG_MEMTEST_START CFG_SDRAM_BASE + 0x400 2558ae158cdSTsiChungLiew #define CFG_MEMTEST_END ((CFG_SDRAM_SIZE - 3) << 20) 2568ae158cdSTsiChungLiew 2578ae158cdSTsiChungLiew #define CFG_MONITOR_BASE (CFG_FLASH_BASE + 0x400) 2588ae158cdSTsiChungLiew #define CFG_BOOTPARAMS_LEN 64*1024 2598ae158cdSTsiChungLiew #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 2608ae158cdSTsiChungLiew #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ 2618ae158cdSTsiChungLiew 2628ae158cdSTsiChungLiew /* 2638ae158cdSTsiChungLiew * For booting Linux, the board info and command line data 2648ae158cdSTsiChungLiew * have to be in the first 8 MB of memory, since this is 2658ae158cdSTsiChungLiew * the maximum mapped by the Linux kernel during initialization ?? 2668ae158cdSTsiChungLiew */ 2678ae158cdSTsiChungLiew /* Initial Memory map for Linux */ 2688ae158cdSTsiChungLiew #define CFG_BOOTMAPSZ (CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20)) 2698ae158cdSTsiChungLiew 2708ae158cdSTsiChungLiew /* Configuration for environment 2718ae158cdSTsiChungLiew * Environment is embedded in u-boot in the second sector of the flash 2728ae158cdSTsiChungLiew */ 2738ae158cdSTsiChungLiew #define CFG_ENV_IS_IN_FLASH 1 2748ae158cdSTsiChungLiew #define CONFIG_ENV_OVERWRITE 1 2758ae158cdSTsiChungLiew #undef CFG_ENV_IS_EMBEDDED 2768ae158cdSTsiChungLiew 2778ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 2788ae158cdSTsiChungLiew * FLASH organization 2798ae158cdSTsiChungLiew */ 2808ae158cdSTsiChungLiew #ifdef CFG_ATMEL_BOOT 281*e8ee8f3aSTsiChungLiew # define CFG_FLASH_BASE CFG_CS0_BASE 2828ae158cdSTsiChungLiew # define CFG_FLASH0_BASE CFG_CS0_BASE 2838ae158cdSTsiChungLiew # define CFG_FLASH1_BASE CFG_CS1_BASE 284*e8ee8f3aSTsiChungLiew # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000) 285*e8ee8f3aSTsiChungLiew # define CFG_ENV_SECT_SIZE 0x2000 2868ae158cdSTsiChungLiew #else 2878ae158cdSTsiChungLiew # define CFG_FLASH_BASE CFG_FLASH0_BASE 2888ae158cdSTsiChungLiew # define CFG_FLASH0_BASE CFG_CS1_BASE 2898ae158cdSTsiChungLiew # define CFG_FLASH1_BASE CFG_CS0_BASE 290*e8ee8f3aSTsiChungLiew # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x60000) 291*e8ee8f3aSTsiChungLiew # define CFG_ENV_SECT_SIZE 0x20000 2928ae158cdSTsiChungLiew #endif 2938ae158cdSTsiChungLiew 2948ae158cdSTsiChungLiew /* M54455EVB has one non CFI flash, defined CFG_FLASH_CFI will cause the system 2958ae158cdSTsiChungLiew /* M54455EVB has one non CFI flash, defined CFG_FLASH_CFI will cause the system 2968ae158cdSTsiChungLiew keep reset. */ 2978ae158cdSTsiChungLiew #undef CFG_FLASH_CFI 2988ae158cdSTsiChungLiew #ifdef CFG_FLASH_CFI 2998ae158cdSTsiChungLiew 3008ae158cdSTsiChungLiew # define CFG_FLASH_CFI_DRIVER 1 3018ae158cdSTsiChungLiew # define CFG_FLASH_SIZE 0x1000000 /* Max size that the board might have */ 3028ae158cdSTsiChungLiew # define CFG_FLASH_CFI_WIDTH FLASH_CFI_8BIT 3038ae158cdSTsiChungLiew # define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */ 3048ae158cdSTsiChungLiew # define CFG_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 3058ae158cdSTsiChungLiew # define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 3068ae158cdSTsiChungLiew # define CFG_FLASH_CHECKSUM 3078ae158cdSTsiChungLiew # define CFG_FLASH_BANKS_LIST { CFG_CS0_BASE, CFG_CS1_BASE } 3088ae158cdSTsiChungLiew 3098ae158cdSTsiChungLiew #else 3108ae158cdSTsiChungLiew 3118ae158cdSTsiChungLiew # define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */ 3128ae158cdSTsiChungLiew 3138ae158cdSTsiChungLiew # define CFG_ATMEL_REGION 4 3148ae158cdSTsiChungLiew # define CFG_ATMEL_TOTALSECT 11 3158ae158cdSTsiChungLiew # define CFG_ATMEL_SECT {1, 2, 1, 7} 3168ae158cdSTsiChungLiew # define CFG_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000} 3178ae158cdSTsiChungLiew # define CFG_INTEL_SECT 137 3188ae158cdSTsiChungLiew 3198ae158cdSTsiChungLiew /* max number of sectors on one chip */ 3208ae158cdSTsiChungLiew # define CFG_MAX_FLASH_SECT (CFG_ATMEL_TOTALSECT + CFG_INTEL_SECT) 3218ae158cdSTsiChungLiew # define CFG_FLASH_ERASE_TOUT 2000 /* Atmel needs longer timeout */ 3228ae158cdSTsiChungLiew # define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ 3238ae158cdSTsiChungLiew # define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */ 3248ae158cdSTsiChungLiew # define CFG_FLASH_UNLOCK_TOUT 100 /* Timeout for Flash Clear Lock Bits (in ms) */ 3258ae158cdSTsiChungLiew # define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 3268ae158cdSTsiChungLiew # define CFG_FLASH_CHECKSUM 3278ae158cdSTsiChungLiew 3288ae158cdSTsiChungLiew #endif 3298ae158cdSTsiChungLiew 3308ae158cdSTsiChungLiew /* 3318ae158cdSTsiChungLiew * This is setting for JFFS2 support in u-boot. 3328ae158cdSTsiChungLiew * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support. 3338ae158cdSTsiChungLiew */ 3348ae158cdSTsiChungLiew #ifdef CFG_ATMEL_BOOT 335*e8ee8f3aSTsiChungLiew # define CONFIG_JFFS2_DEV "nor1" 3368ae158cdSTsiChungLiew # define CONFIG_JFFS2_PART_SIZE 0x01000000 337*e8ee8f3aSTsiChungLiew # define CONFIG_JFFS2_PART_OFFSET (CFG_FLASH1_BASE + 0x500000) 3388ae158cdSTsiChungLiew #else 3398ae158cdSTsiChungLiew # define CONFIG_JFFS2_DEV "nor0" 3408ae158cdSTsiChungLiew # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000) 3418ae158cdSTsiChungLiew # define CONFIG_JFFS2_PART_OFFSET (CFG_FLASH0_BASE + 0x500000) 3428ae158cdSTsiChungLiew #endif 3438ae158cdSTsiChungLiew 3448ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 3458ae158cdSTsiChungLiew * Cache Configuration 3468ae158cdSTsiChungLiew */ 3478ae158cdSTsiChungLiew #define CFG_CACHELINE_SIZE 16 3488ae158cdSTsiChungLiew 3498ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 3508ae158cdSTsiChungLiew * Memory bank definitions 3518ae158cdSTsiChungLiew */ 3528ae158cdSTsiChungLiew /* 3538ae158cdSTsiChungLiew * CS0 - NOR Flash 1, 2, 4, or 8MB 3548ae158cdSTsiChungLiew * CS1 - CompactFlash and registers 3558ae158cdSTsiChungLiew * CS2 - CPLD 3568ae158cdSTsiChungLiew * CS3 - FPGA 3578ae158cdSTsiChungLiew * CS4 - Available 3588ae158cdSTsiChungLiew * CS5 - Available 3598ae158cdSTsiChungLiew */ 3608ae158cdSTsiChungLiew 3618ae158cdSTsiChungLiew #ifdef CFG_ATMEL_BOOT 3628ae158cdSTsiChungLiew /* Atmel Flash */ 363*e8ee8f3aSTsiChungLiew #define CFG_CS0_BASE 0x04000000 3648ae158cdSTsiChungLiew #define CFG_CS0_MASK 0x00070001 3658ae158cdSTsiChungLiew #define CFG_CS0_CTRL 0x00001140 3668ae158cdSTsiChungLiew /* Intel Flash */ 367*e8ee8f3aSTsiChungLiew #define CFG_CS1_BASE 0x00000000 3688ae158cdSTsiChungLiew #define CFG_CS1_MASK 0x01FF0001 369*e8ee8f3aSTsiChungLiew #define CFG_CS1_CTRL 0x00000D60 3708ae158cdSTsiChungLiew 3718ae158cdSTsiChungLiew #define CFG_ATMEL_BASE CFG_CS0_BASE 3728ae158cdSTsiChungLiew #else 3738ae158cdSTsiChungLiew /* Intel Flash */ 374*e8ee8f3aSTsiChungLiew #define CFG_CS0_BASE 0x00000000 3758ae158cdSTsiChungLiew #define CFG_CS0_MASK 0x01FF0001 376*e8ee8f3aSTsiChungLiew #define CFG_CS0_CTRL 0x00000D60 3778ae158cdSTsiChungLiew /* Atmel Flash */ 3788ae158cdSTsiChungLiew #define CFG_CS1_BASE 0x04000000 3798ae158cdSTsiChungLiew #define CFG_CS1_MASK 0x00070001 3808ae158cdSTsiChungLiew #define CFG_CS1_CTRL 0x00001140 3818ae158cdSTsiChungLiew 3828ae158cdSTsiChungLiew #define CFG_ATMEL_BASE CFG_CS1_BASE 3838ae158cdSTsiChungLiew #endif 3848ae158cdSTsiChungLiew 3858ae158cdSTsiChungLiew /* CPLD */ 3868ae158cdSTsiChungLiew #define CFG_CS2_BASE 0x08000000 3878ae158cdSTsiChungLiew #define CFG_CS2_MASK 0x00070001 3888ae158cdSTsiChungLiew #define CFG_CS2_CTRL 0x003f1140 3898ae158cdSTsiChungLiew 3908ae158cdSTsiChungLiew /* FPGA */ 3918ae158cdSTsiChungLiew #define CFG_CS3_BASE 0x09000000 3928ae158cdSTsiChungLiew #define CFG_CS3_MASK 0x00070001 3938ae158cdSTsiChungLiew #define CFG_CS3_CTRL 0x00000020 3948ae158cdSTsiChungLiew 395*e8ee8f3aSTsiChungLiew #endif /* _M54455EVB_H */ 396