xref: /rk3399_rockchip-uboot/include/configs/M54455EVB.h (revision b03b25caea1ff3a501161f5bc1ad5e5b5b124e0c)
18ae158cdSTsiChungLiew /*
28ae158cdSTsiChungLiew  * Configuation settings for the Freescale MCF54455 EVB board.
38ae158cdSTsiChungLiew  *
48ae158cdSTsiChungLiew  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
58ae158cdSTsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
68ae158cdSTsiChungLiew  *
78ae158cdSTsiChungLiew  * See file CREDITS for list of people who contributed to this
88ae158cdSTsiChungLiew  * project.
98ae158cdSTsiChungLiew  *
108ae158cdSTsiChungLiew  * This program is free software; you can redistribute it and/or
118ae158cdSTsiChungLiew  * modify it under the terms of the GNU General Public License as
128ae158cdSTsiChungLiew  * published by the Free Software Foundation; either version 2 of
138ae158cdSTsiChungLiew  * the License, or (at your option) any later version.
148ae158cdSTsiChungLiew  *
158ae158cdSTsiChungLiew  * This program is distributed in the hope that it will be useful,
168ae158cdSTsiChungLiew  * but WITHOUT ANY WARRANTY; without even the implied warranty of
178ae158cdSTsiChungLiew  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
188ae158cdSTsiChungLiew  * GNU General Public License for more details.
198ae158cdSTsiChungLiew  *
208ae158cdSTsiChungLiew  * You should have received a copy of the GNU General Public License
218ae158cdSTsiChungLiew  * along with this program; if not, write to the Free Software
228ae158cdSTsiChungLiew  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
238ae158cdSTsiChungLiew  * MA 02111-1307 USA
248ae158cdSTsiChungLiew  */
258ae158cdSTsiChungLiew 
268ae158cdSTsiChungLiew /*
278ae158cdSTsiChungLiew  * board/config.h - configuration options, board specific
288ae158cdSTsiChungLiew  */
298ae158cdSTsiChungLiew 
30e8ee8f3aSTsiChungLiew #ifndef _M54455EVB_H
31e8ee8f3aSTsiChungLiew #define _M54455EVB_H
328ae158cdSTsiChungLiew 
338ae158cdSTsiChungLiew /*
348ae158cdSTsiChungLiew  * High Level Configuration Options
358ae158cdSTsiChungLiew  * (easy to change)
368ae158cdSTsiChungLiew  */
378ae158cdSTsiChungLiew #define CONFIG_MCF5445x		/* define processor family */
388ae158cdSTsiChungLiew #define CONFIG_M54455		/* define processor type */
398ae158cdSTsiChungLiew #define CONFIG_M54455EVB	/* M54455EVB board */
408ae158cdSTsiChungLiew 
418ae158cdSTsiChungLiew #define CONFIG_MCFUART
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
438ae158cdSTsiChungLiew #define CONFIG_BAUDRATE		115200
448ae158cdSTsiChungLiew 
458ae158cdSTsiChungLiew #undef CONFIG_WATCHDOG
468ae158cdSTsiChungLiew 
478ae158cdSTsiChungLiew #define CONFIG_TIMESTAMP	/* Print image info with timestamp */
488ae158cdSTsiChungLiew 
498ae158cdSTsiChungLiew /*
508ae158cdSTsiChungLiew  * BOOTP options
518ae158cdSTsiChungLiew  */
528ae158cdSTsiChungLiew #define CONFIG_BOOTP_BOOTFILESIZE
538ae158cdSTsiChungLiew #define CONFIG_BOOTP_BOOTPATH
548ae158cdSTsiChungLiew #define CONFIG_BOOTP_GATEWAY
558ae158cdSTsiChungLiew #define CONFIG_BOOTP_HOSTNAME
568ae158cdSTsiChungLiew 
578ae158cdSTsiChungLiew /* Command line configuration */
588ae158cdSTsiChungLiew #include <config_cmd_default.h>
598ae158cdSTsiChungLiew 
608ae158cdSTsiChungLiew #define CONFIG_CMD_BOOTD
618ae158cdSTsiChungLiew #define CONFIG_CMD_CACHE
628ae158cdSTsiChungLiew #define CONFIG_CMD_DATE
638ae158cdSTsiChungLiew #define CONFIG_CMD_DHCP
648ae158cdSTsiChungLiew #define CONFIG_CMD_ELF
658ae158cdSTsiChungLiew #define CONFIG_CMD_EXT2
668ae158cdSTsiChungLiew #define CONFIG_CMD_FAT
678ae158cdSTsiChungLiew #define CONFIG_CMD_FLASH
688ae158cdSTsiChungLiew #define CONFIG_CMD_I2C
698ae158cdSTsiChungLiew #define CONFIG_CMD_IDE
708ae158cdSTsiChungLiew #define CONFIG_CMD_JFFS2
718ae158cdSTsiChungLiew #define CONFIG_CMD_MEMORY
728ae158cdSTsiChungLiew #define CONFIG_CMD_MISC
738ae158cdSTsiChungLiew #define CONFIG_CMD_MII
748ae158cdSTsiChungLiew #define CONFIG_CMD_NET
75e8ee8f3aSTsiChungLiew #undef CONFIG_CMD_PCI
768ae158cdSTsiChungLiew #define CONFIG_CMD_PING
778ae158cdSTsiChungLiew #define CONFIG_CMD_REGINFO
78a7323bbaSTsiChung Liew #define CONFIG_CMD_SPI
79922cd751STsiChung Liew #define CONFIG_CMD_SF
808ae158cdSTsiChungLiew 
818ae158cdSTsiChungLiew #undef CONFIG_CMD_LOADB
828ae158cdSTsiChungLiew #undef CONFIG_CMD_LOADS
838ae158cdSTsiChungLiew 
848ae158cdSTsiChungLiew /* Network configuration */
858ae158cdSTsiChungLiew #define CONFIG_MCFFEC
868ae158cdSTsiChungLiew #ifdef CONFIG_MCFFEC
878ae158cdSTsiChungLiew #	define CONFIG_MII		1
880f3ba7e9STsiChung Liew #	define CONFIG_MII_INIT		1
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DISCOVER_PHY
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_RX_ETH_BUFFER	8
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
928ae158cdSTsiChungLiew 
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_PINMUX	0
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC1_PINMUX	0
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_MIIBASE	CONFIG_SYS_FEC0_IOBASE
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC1_MIIBASE	CONFIG_SYS_FEC0_IOBASE
978ae158cdSTsiChungLiew #	define MCFFEC_TOUT_LOOP 50000
988ae158cdSTsiChungLiew #	define CONFIG_HAS_ETH1
998ae158cdSTsiChungLiew 
1008ae158cdSTsiChungLiew #	define CONFIG_BOOTDELAY	1	/* autoboot after 5 seconds */
1018ae158cdSTsiChungLiew #	define CONFIG_BOOTARGS		"root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
1028ae158cdSTsiChungLiew #	define CONFIG_ETHADDR		00:e0:0c:bc:e5:60
1038ae158cdSTsiChungLiew #	define CONFIG_ETH1ADDR		00:e0:0c:bc:e5:61
1048ae158cdSTsiChungLiew #	define CONFIG_ETHPRIME		"FEC0"
1058ae158cdSTsiChungLiew #	define CONFIG_IPADDR		192.162.1.2
1068ae158cdSTsiChungLiew #	define CONFIG_NETMASK		255.255.255.0
1078ae158cdSTsiChungLiew #	define CONFIG_SERVERIP		192.162.1.1
1088ae158cdSTsiChungLiew #	define CONFIG_GATEWAYIP		192.162.1.1
1098ae158cdSTsiChungLiew #	define CONFIG_OVERWRITE_ETHADDR_ONCE
1108ae158cdSTsiChungLiew 
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	ifndef CONFIG_SYS_DISCOVER_PHY
1138ae158cdSTsiChungLiew #		define FECDUPLEX	FULL
1148ae158cdSTsiChungLiew #		define FECSPEED		_100BASET
1158ae158cdSTsiChungLiew #	else
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
1188ae158cdSTsiChungLiew #		endif
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	endif			/* CONFIG_SYS_DISCOVER_PHY */
1208ae158cdSTsiChungLiew #endif
1218ae158cdSTsiChungLiew 
1228ae158cdSTsiChungLiew #define CONFIG_HOSTNAME		M54455EVB
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_STMICRO_BOOT
1249f751551STsiChung Liew /* ST Micro serial flash */
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_LOAD_ADDR2		0x40010013
1268ae158cdSTsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS		\
1278ae158cdSTsiChungLiew 	"netdev=eth0\0"				\
1285368c55dSMarek Vasut 	"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
1299f751551STsiChung Liew 	"loadaddr=0x40010000\0"			\
1309f751551STsiChung Liew 	"sbfhdr=sbfhdr.bin\0"			\
1319f751551STsiChung Liew 	"uboot=u-boot.bin\0"			\
1329f751551STsiChung Liew 	"load=tftp ${loadaddr} ${sbfhdr};"	\
1335368c55dSMarek Vasut 	"tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0"	\
1348ae158cdSTsiChungLiew 	"upd=run load; run prog\0"		\
13509933fb0SJason Jin 	"prog=sf probe 0:1 1000000 3;"		\
1369f751551STsiChung Liew 	"sf erase 0 30000;"			\
1379f751551STsiChung Liew 	"sf write ${loadaddr} 0 0x30000;"	\
1388ae158cdSTsiChungLiew 	"save\0"				\
1398ae158cdSTsiChungLiew 	""
1409f751551STsiChung Liew #else
1419f751551STsiChung Liew /* Atmel and Intel */
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_ATMEL_BOOT
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_UBOOT_END	0x0403FFFF
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif defined(CONFIG_SYS_INTEL_BOOT)
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_UBOOT_END	0x3FFFF
1469f751551STsiChung Liew #endif
1479f751551STsiChung Liew #define CONFIG_EXTRA_ENV_SETTINGS		\
1489f751551STsiChung Liew 	"netdev=eth0\0"				\
1495368c55dSMarek Vasut 	"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
1509f751551STsiChung Liew 	"loadaddr=0x40010000\0"			\
1519f751551STsiChung Liew 	"uboot=u-boot.bin\0"			\
1529f751551STsiChung Liew 	"load=tftp ${loadaddr} ${uboot}\0"	\
1539f751551STsiChung Liew 	"upd=run load; run prog\0"		\
1545368c55dSMarek Vasut 	"prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE)	\
1555368c55dSMarek Vasut 	" " __stringify(CONFIG_SYS_UBOOT_END) ";"		\
1565368c55dSMarek Vasut 	"era " __stringify(CONFIG_SYS_FLASH_BASE) " "		\
1575368c55dSMarek Vasut 	__stringify(CONFIG_SYS_UBOOT_END) ";"			\
1585368c55dSMarek Vasut 	"cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE)	\
1599f751551STsiChung Liew 	" ${filesize}; save\0"			\
1609f751551STsiChung Liew 	""
1619f751551STsiChung Liew #endif
1628ae158cdSTsiChungLiew 
1638ae158cdSTsiChungLiew /* ATA configuration */
1648ae158cdSTsiChungLiew #define CONFIG_ISO_PARTITION
1658ae158cdSTsiChungLiew #define CONFIG_DOS_PARTITION
1668ae158cdSTsiChungLiew #define CONFIG_IDE_RESET	1
1678ae158cdSTsiChungLiew #define CONFIG_IDE_PREINIT	1
1688ae158cdSTsiChungLiew #define CONFIG_ATAPI
1698ae158cdSTsiChungLiew #undef CONFIG_LBA48
1708ae158cdSTsiChungLiew 
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS		1
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE	2
1738ae158cdSTsiChungLiew 
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR	0x90000000
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_IDE0_OFFSET	0
1768ae158cdSTsiChungLiew 
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET	0xA0	/* Offset for data I/O                            */
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET	0xA0	/* Offset for normal register accesses */
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET	0xC0	/* Offset for alternate registers           */
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_STRIDE		4	/* Interval between registers                 */
1818ae158cdSTsiChungLiew 
1828ae158cdSTsiChungLiew /* Realtime clock */
1838ae158cdSTsiChungLiew #define CONFIG_MCFRTC
1848ae158cdSTsiChungLiew #undef RTC_DEBUG
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RTC_OSCILLATOR	(32 * CONFIG_SYS_HZ)
1868ae158cdSTsiChungLiew 
1878ae158cdSTsiChungLiew /* Timer */
1888ae158cdSTsiChungLiew #define CONFIG_MCFTMR
1898ae158cdSTsiChungLiew #undef CONFIG_MCFPIT
1908ae158cdSTsiChungLiew 
1918ae158cdSTsiChungLiew /* I2c */
1928ae158cdSTsiChungLiew #define CONFIG_FSL_I2C
1938ae158cdSTsiChungLiew #define CONFIG_HARD_I2C		/* I2C with hardware support */
1948ae158cdSTsiChungLiew #undef	CONFIG_SOFT_I2C		/* I2C bit-banged               */
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		80000	/* I2C speed and slave address  */
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x58000
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
1998ae158cdSTsiChungLiew 
200bae61eefSTsiChung Liew /* DSPI and Serial Flash */
201ee0a8462STsiChung Liew #define CONFIG_CF_SPI
202bae61eefSTsiChung Liew #define CONFIG_CF_DSPI
203a7323bbaSTsiChung Liew #define CONFIG_HARD_SPI
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SBFHDR_SIZE		0x13
205a7323bbaSTsiChung Liew #ifdef CONFIG_CMD_SPI
206922cd751STsiChung Liew #	define CONFIG_SPI_FLASH
207922cd751STsiChung Liew #	define CONFIG_SPI_FLASH_STMICRO
208922cd751STsiChung Liew 
209ee0a8462STsiChung Liew #	define CONFIG_SYS_DSPI_CTAR0		(DSPI_CTAR_TRSZ(7) | \
210ee0a8462STsiChung Liew 					 DSPI_CTAR_PCSSCK_1CLK | \
211ee0a8462STsiChung Liew 					 DSPI_CTAR_PASC(0) | \
212ee0a8462STsiChung Liew 					 DSPI_CTAR_PDT(0) | \
213ee0a8462STsiChung Liew 					 DSPI_CTAR_CSSCK(0) | \
214ee0a8462STsiChung Liew 					 DSPI_CTAR_ASC(0) | \
215ee0a8462STsiChung Liew 					 DSPI_CTAR_DT(1))
216a7323bbaSTsiChung Liew #endif
217bae61eefSTsiChung Liew 
2188ae158cdSTsiChungLiew /* PCI */
219e8ee8f3aSTsiChungLiew #ifdef CONFIG_CMD_PCI
2208ae158cdSTsiChungLiew #define CONFIG_PCI		1
2212e72ad06STsiChungLiew #define CONFIG_PCI_PNP		1
222f33fca22STsiChung Liew #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE	1
2232e72ad06STsiChungLiew 
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CACHE_LINE_SIZE	4
2258ae158cdSTsiChungLiew 
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BUS		0xA0000000
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS	CONFIG_SYS_PCI_MEM_BUS
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE	0x10000000
2298ae158cdSTsiChungLiew 
2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BUS		0xB1000000
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS		CONFIG_SYS_PCI_IO_BUS
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE		0x01000000
2338ae158cdSTsiChungLiew 
2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_BUS		0xB0000000
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_PHYS	CONFIG_SYS_PCI_CFG_BUS
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_SIZE	0x01000000
237e8ee8f3aSTsiChungLiew #endif
2388ae158cdSTsiChungLiew 
2398ae158cdSTsiChungLiew /* FPGA - Spartan 2 */
2408ae158cdSTsiChungLiew /* experiment
241*b03b25caSMichal Simek #define CONFIG_FPGA
2428ae158cdSTsiChungLiew #define CONFIG_FPGA_COUNT	1
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_PROG_FEEDBACK
2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_CHECK_CTRLC
2458ae158cdSTsiChungLiew */
2468ae158cdSTsiChungLiew 
2478ae158cdSTsiChungLiew /* Input, PCI, Flexbus, and VCO */
2488ae158cdSTsiChungLiew #define CONFIG_EXTRA_CLOCK
2498ae158cdSTsiChungLiew 
2509f751551STsiChung Liew #define CONFIG_PRAM		2048	/* 2048 KB */
2518ae158cdSTsiChungLiew 
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"-> "
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
2548ae158cdSTsiChungLiew 
2558ae158cdSTsiChungLiew #if defined(CONFIG_CMD_KGDB)
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE			1024	/* Console I/O Buffer Size */
2578ae158cdSTsiChungLiew #else
2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE			256	/* Console I/O Buffer Size */
2598ae158cdSTsiChungLiew #endif
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
2638ae158cdSTsiChungLiew 
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x10000)
2658ae158cdSTsiChungLiew 
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000
2678ae158cdSTsiChungLiew 
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0xFC000000
2698ae158cdSTsiChungLiew 
2708ae158cdSTsiChungLiew /*
2718ae158cdSTsiChungLiew  * Low Level Configuration Settings
2728ae158cdSTsiChungLiew  * (address mappings, register initial values, etc.)
2738ae158cdSTsiChungLiew  * You should know what you are doing if you make changes here.
2748ae158cdSTsiChungLiew  */
2758ae158cdSTsiChungLiew 
2768ae158cdSTsiChungLiew /*-----------------------------------------------------------------------
2778ae158cdSTsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
2788ae158cdSTsiChungLiew  */
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
280553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x8000	/* Size of used area in internal SRAM */
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL	0x221
28225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
284553f0982SWolfgang Denk #define CONFIG_SYS_SBFHDR_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - 32)
2858ae158cdSTsiChungLiew 
2868ae158cdSTsiChungLiew /*-----------------------------------------------------------------------
2878ae158cdSTsiChungLiew  * Start addresses for the final memory configuration
2888ae158cdSTsiChungLiew  * (Set up by the startup code)
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
2908ae158cdSTsiChungLiew  */
2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x40000000
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE1		0x48000000
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		256	/* SDRAM size in MB */
2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1		0x65311610
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x59670000
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL		0xEA0B2000
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD		0x40010000
2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE		0x00010033
2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_DRV_STRENGTH	0xAA
3008ae158cdSTsiChungLiew 
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
3038ae158cdSTsiChungLiew 
3049f751551STsiChung Liew #ifdef CONFIG_CF_SBF
30509933fb0SJason Jin #	define CONFIG_SERIAL_BOOT
30614d0a02aSWolfgang Denk #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_TEXT_BASE + 0x400)
3079f751551STsiChung Liew #else
3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
3099f751551STsiChung Liew #endif
3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
31209933fb0SJason Jin 
31309933fb0SJason Jin /* Reserve 256 kB for malloc() */
31409933fb0SJason Jin #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
3158ae158cdSTsiChungLiew 
3168ae158cdSTsiChungLiew /*
3178ae158cdSTsiChungLiew  * For booting Linux, the board info and command line data
3188ae158cdSTsiChungLiew  * have to be in the first 8 MB of memory, since this is
3198ae158cdSTsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
3208ae158cdSTsiChungLiew  */
3218ae158cdSTsiChungLiew /* Initial Memory map for Linux */
3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
3238ae158cdSTsiChungLiew 
3249f751551STsiChung Liew /*
3259f751551STsiChung Liew  * Configuration for environment
32609933fb0SJason Jin  * Environment is not embedded in u-boot. First time runing may have env
32709933fb0SJason Jin  * crc error warning if there is no correct environment on the flash.
3288ae158cdSTsiChungLiew  */
3299f751551STsiChung Liew #ifdef CONFIG_CF_SBF
3300b5099a8SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_IS_IN_SPI_FLASH
3310e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_SPI_CS		1
3329f751551STsiChung Liew #else
3335a1aceb0SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_IS_IN_FLASH	1
3349f751551STsiChung Liew #endif
3359f751551STsiChung Liew #undef CONFIG_ENV_OVERWRITE
3368ae158cdSTsiChungLiew 
3378ae158cdSTsiChungLiew /*-----------------------------------------------------------------------
3388ae158cdSTsiChungLiew  * FLASH organization
3398ae158cdSTsiChungLiew  */
3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_STMICRO_BOOT
341ee0a8462STsiChung Liew #	define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
342ee0a8462STsiChung Liew #	define CONFIG_SYS_FLASH0_BASE		CONFIG_SYS_CS1_BASE
3430e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_OFFSET		0x30000
3440e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_SIZE		0x2000
3450e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_SECT_SIZE	0x10000
3469f751551STsiChung Liew #endif
3476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_ATMEL_BOOT
3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
3496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH0_BASE		CONFIG_SYS_CS0_BASE
3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH1_BASE		CONFIG_SYS_CS1_BASE
35109933fb0SJason Jin #	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x40000)
35209933fb0SJason Jin #	define CONFIG_ENV_SIZE		0x2000
35309933fb0SJason Jin #	define CONFIG_ENV_SECT_SIZE	0x10000
3549f751551STsiChung Liew #endif
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_INTEL_BOOT
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH0_BASE		CONFIG_SYS_CS0_BASE
3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH1_BASE		CONFIG_SYS_CS1_BASE
3596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x40000)
3600e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_SIZE		0x2000
3610e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_SECT_SIZE	0x20000
3628ae158cdSTsiChungLiew #endif
3638ae158cdSTsiChungLiew 
3646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
3656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
3668ae158cdSTsiChungLiew 
36700b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
368bbf6bbffSTsiChung Liew #	define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1
3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_8BIT
3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of memory banks */
3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CHECKSUM
3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
376b2d022d1STsiChung Liew #	define CONFIG_FLASH_CFI_LEGACY
3778ae158cdSTsiChungLiew 
378b2d022d1STsiChung Liew #ifdef CONFIG_FLASH_CFI_LEGACY
3796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_ATMEL_REGION		4
3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_ATMEL_TOTALSECT	11
3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_ATMEL_SECT		{1, 2, 1, 7}
3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_ATMEL_SECTSZ		{0x4000, 0x2000, 0x8000, 0x10000}
383b2d022d1STsiChung Liew #endif
384b2d022d1STsiChung Liew #endif
3858ae158cdSTsiChungLiew 
3868ae158cdSTsiChungLiew /*
3878ae158cdSTsiChungLiew  * This is setting for JFFS2 support in u-boot.
3888ae158cdSTsiChungLiew  * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
3898ae158cdSTsiChungLiew  */
3909f751551STsiChung Liew #ifdef CONFIG_CMD_JFFS2
3919f751551STsiChung Liew #ifdef CF_STMICRO_BOOT
3929f751551STsiChung Liew #	define CONFIG_JFFS2_DEV		"nor1"
3939f751551STsiChung Liew #	define CONFIG_JFFS2_PART_SIZE	0x01000000
3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_JFFS2_PART_OFFSET	(CONFIG_SYS_FLASH2_BASE + 0x500000)
3959f751551STsiChung Liew #endif
3966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_ATMEL_BOOT
397e8ee8f3aSTsiChungLiew #	define CONFIG_JFFS2_DEV		"nor1"
3988ae158cdSTsiChungLiew #	define CONFIG_JFFS2_PART_SIZE	0x01000000
3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_JFFS2_PART_OFFSET	(CONFIG_SYS_FLASH1_BASE + 0x500000)
4009f751551STsiChung Liew #endif
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_INTEL_BOOT
4028ae158cdSTsiChungLiew #	define CONFIG_JFFS2_DEV		"nor0"
4038ae158cdSTsiChungLiew #	define CONFIG_JFFS2_PART_SIZE	(0x01000000 - 0x500000)
4046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_JFFS2_PART_OFFSET	(CONFIG_SYS_FLASH0_BASE + 0x500000)
4058ae158cdSTsiChungLiew #endif
4069f751551STsiChung Liew #endif
4078ae158cdSTsiChungLiew 
4088ae158cdSTsiChungLiew /*-----------------------------------------------------------------------
4098ae158cdSTsiChungLiew  * Cache Configuration
4108ae158cdSTsiChungLiew  */
4116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE		16
412dd9f054eSTsiChung Liew 
413dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
414553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
415dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
416553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
417dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_BCINVA + CF_CACR_ICINVA)
418dd9f054eSTsiChung Liew #define CONFIG_SYS_DCACHE_INV		(CF_CACR_DCINVA)
419dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR2		(CONFIG_SYS_SDRAM_BASE | \
420dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
421dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
422dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_BEC | CF_CACR_IEC | \
423dd9f054eSTsiChung Liew 					 CF_CACR_ICINVA | CF_CACR_EUSP)
424dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_DCACR		((CONFIG_SYS_CACHE_ICACR | \
425dd9f054eSTsiChung Liew 					 CF_CACR_DEC | CF_CACR_DDCM_P | \
426dd9f054eSTsiChung Liew 					 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
4278ae158cdSTsiChungLiew 
4288ae158cdSTsiChungLiew /*-----------------------------------------------------------------------
4298ae158cdSTsiChungLiew  * Memory bank definitions
4308ae158cdSTsiChungLiew  */
4318ae158cdSTsiChungLiew /*
4328ae158cdSTsiChungLiew  * CS0 - NOR Flash 1, 2, 4, or 8MB
4338ae158cdSTsiChungLiew  * CS1 - CompactFlash and registers
4348ae158cdSTsiChungLiew  * CS2 - CPLD
4358ae158cdSTsiChungLiew  * CS3 - FPGA
4368ae158cdSTsiChungLiew  * CS4 - Available
4378ae158cdSTsiChungLiew  * CS5 - Available
4388ae158cdSTsiChungLiew  */
4398ae158cdSTsiChungLiew 
4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
4418ae158cdSTsiChungLiew  /* Atmel Flash */
4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0x04000000
4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		0x00070001
4446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00001140
4458ae158cdSTsiChungLiew /* Intel Flash */
4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE		0x00000000
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK		0x01FF0001
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL		0x00000D60
4498ae158cdSTsiChungLiew 
4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATMEL_BASE		CONFIG_SYS_CS0_BASE
4518ae158cdSTsiChungLiew #else
4528ae158cdSTsiChungLiew /* Intel Flash */
4536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0x00000000
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		0x01FF0001
4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00000D60
4568ae158cdSTsiChungLiew  /* Atmel Flash */
4576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE		0x04000000
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK		0x00070001
4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL		0x00001140
4608ae158cdSTsiChungLiew 
4616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATMEL_BASE		CONFIG_SYS_CS1_BASE
4628ae158cdSTsiChungLiew #endif
4638ae158cdSTsiChungLiew 
4648ae158cdSTsiChungLiew /* CPLD */
4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_BASE		0x08000000
4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_MASK		0x00070001
4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_CTRL		0x003f1140
4688ae158cdSTsiChungLiew 
4698ae158cdSTsiChungLiew /* FPGA */
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS3_BASE		0x09000000
4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS3_MASK		0x00070001
4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS3_CTRL		0x00000020
4738ae158cdSTsiChungLiew 
474e8ee8f3aSTsiChungLiew #endif				/* _M54455EVB_H */
475