18ae158cdSTsiChungLiew /* 28ae158cdSTsiChungLiew * Configuation settings for the Freescale MCF54455 EVB board. 38ae158cdSTsiChungLiew * 48ae158cdSTsiChungLiew * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 58ae158cdSTsiChungLiew * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 68ae158cdSTsiChungLiew * 78ae158cdSTsiChungLiew * See file CREDITS for list of people who contributed to this 88ae158cdSTsiChungLiew * project. 98ae158cdSTsiChungLiew * 108ae158cdSTsiChungLiew * This program is free software; you can redistribute it and/or 118ae158cdSTsiChungLiew * modify it under the terms of the GNU General Public License as 128ae158cdSTsiChungLiew * published by the Free Software Foundation; either version 2 of 138ae158cdSTsiChungLiew * the License, or (at your option) any later version. 148ae158cdSTsiChungLiew * 158ae158cdSTsiChungLiew * This program is distributed in the hope that it will be useful, 168ae158cdSTsiChungLiew * but WITHOUT ANY WARRANTY; without even the implied warranty of 178ae158cdSTsiChungLiew * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 188ae158cdSTsiChungLiew * GNU General Public License for more details. 198ae158cdSTsiChungLiew * 208ae158cdSTsiChungLiew * You should have received a copy of the GNU General Public License 218ae158cdSTsiChungLiew * along with this program; if not, write to the Free Software 228ae158cdSTsiChungLiew * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 238ae158cdSTsiChungLiew * MA 02111-1307 USA 248ae158cdSTsiChungLiew */ 258ae158cdSTsiChungLiew 268ae158cdSTsiChungLiew /* 278ae158cdSTsiChungLiew * board/config.h - configuration options, board specific 288ae158cdSTsiChungLiew */ 298ae158cdSTsiChungLiew 30e8ee8f3aSTsiChungLiew #ifndef _M54455EVB_H 31e8ee8f3aSTsiChungLiew #define _M54455EVB_H 328ae158cdSTsiChungLiew 338ae158cdSTsiChungLiew /* 348ae158cdSTsiChungLiew * High Level Configuration Options 358ae158cdSTsiChungLiew * (easy to change) 368ae158cdSTsiChungLiew */ 378ae158cdSTsiChungLiew #define CONFIG_MCF5445x /* define processor family */ 388ae158cdSTsiChungLiew #define CONFIG_M54455 /* define processor type */ 398ae158cdSTsiChungLiew #define CONFIG_M54455EVB /* M54455EVB board */ 408ae158cdSTsiChungLiew 418ae158cdSTsiChungLiew #define CONFIG_MCFUART 428ae158cdSTsiChungLiew #define CFG_UART_PORT (0) 438ae158cdSTsiChungLiew #define CONFIG_BAUDRATE 115200 448ae158cdSTsiChungLiew #define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 } 458ae158cdSTsiChungLiew 468ae158cdSTsiChungLiew #undef CONFIG_WATCHDOG 478ae158cdSTsiChungLiew 488ae158cdSTsiChungLiew #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 498ae158cdSTsiChungLiew 508ae158cdSTsiChungLiew /* 518ae158cdSTsiChungLiew * BOOTP options 528ae158cdSTsiChungLiew */ 538ae158cdSTsiChungLiew #define CONFIG_BOOTP_BOOTFILESIZE 548ae158cdSTsiChungLiew #define CONFIG_BOOTP_BOOTPATH 558ae158cdSTsiChungLiew #define CONFIG_BOOTP_GATEWAY 568ae158cdSTsiChungLiew #define CONFIG_BOOTP_HOSTNAME 578ae158cdSTsiChungLiew 588ae158cdSTsiChungLiew /* Command line configuration */ 598ae158cdSTsiChungLiew #include <config_cmd_default.h> 608ae158cdSTsiChungLiew 618ae158cdSTsiChungLiew #define CONFIG_CMD_BOOTD 628ae158cdSTsiChungLiew #define CONFIG_CMD_CACHE 638ae158cdSTsiChungLiew #define CONFIG_CMD_DATE 648ae158cdSTsiChungLiew #define CONFIG_CMD_DHCP 658ae158cdSTsiChungLiew #define CONFIG_CMD_ELF 668ae158cdSTsiChungLiew #define CONFIG_CMD_EXT2 678ae158cdSTsiChungLiew #define CONFIG_CMD_FAT 688ae158cdSTsiChungLiew #define CONFIG_CMD_FLASH 698ae158cdSTsiChungLiew #define CONFIG_CMD_I2C 708ae158cdSTsiChungLiew #define CONFIG_CMD_IDE 718ae158cdSTsiChungLiew #define CONFIG_CMD_JFFS2 728ae158cdSTsiChungLiew #define CONFIG_CMD_MEMORY 738ae158cdSTsiChungLiew #define CONFIG_CMD_MISC 748ae158cdSTsiChungLiew #define CONFIG_CMD_MII 758ae158cdSTsiChungLiew #define CONFIG_CMD_NET 76e8ee8f3aSTsiChungLiew #undef CONFIG_CMD_PCI 778ae158cdSTsiChungLiew #define CONFIG_CMD_PING 788ae158cdSTsiChungLiew #define CONFIG_CMD_REGINFO 79a7323bbaSTsiChung Liew #define CONFIG_CMD_SPI 80922cd751STsiChung Liew #define CONFIG_CMD_SF 818ae158cdSTsiChungLiew 828ae158cdSTsiChungLiew #undef CONFIG_CMD_LOADB 838ae158cdSTsiChungLiew #undef CONFIG_CMD_LOADS 848ae158cdSTsiChungLiew 858ae158cdSTsiChungLiew /* Network configuration */ 868ae158cdSTsiChungLiew #define CONFIG_MCFFEC 878ae158cdSTsiChungLiew #ifdef CONFIG_MCFFEC 888ae158cdSTsiChungLiew # define CONFIG_NET_MULTI 1 898ae158cdSTsiChungLiew # define CONFIG_MII 1 900f3ba7e9STsiChung Liew # define CONFIG_MII_INIT 1 918ae158cdSTsiChungLiew # define CFG_DISCOVER_PHY 928ae158cdSTsiChungLiew # define CFG_RX_ETH_BUFFER 8 938ae158cdSTsiChungLiew # define CFG_FAULT_ECHO_LINK_DOWN 948ae158cdSTsiChungLiew 958ae158cdSTsiChungLiew # define CFG_FEC0_PINMUX 0 968ae158cdSTsiChungLiew # define CFG_FEC1_PINMUX 0 978ae158cdSTsiChungLiew # define CFG_FEC0_MIIBASE CFG_FEC0_IOBASE 988ae158cdSTsiChungLiew # define CFG_FEC1_MIIBASE CFG_FEC0_IOBASE 998ae158cdSTsiChungLiew # define MCFFEC_TOUT_LOOP 50000 1008ae158cdSTsiChungLiew # define CONFIG_HAS_ETH1 1018ae158cdSTsiChungLiew 1028ae158cdSTsiChungLiew # define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */ 1038ae158cdSTsiChungLiew # define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)" 1048ae158cdSTsiChungLiew # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60 1058ae158cdSTsiChungLiew # define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61 1068ae158cdSTsiChungLiew # define CONFIG_ETHPRIME "FEC0" 1078ae158cdSTsiChungLiew # define CONFIG_IPADDR 192.162.1.2 1088ae158cdSTsiChungLiew # define CONFIG_NETMASK 255.255.255.0 1098ae158cdSTsiChungLiew # define CONFIG_SERVERIP 192.162.1.1 1108ae158cdSTsiChungLiew # define CONFIG_GATEWAYIP 192.162.1.1 1118ae158cdSTsiChungLiew # define CONFIG_OVERWRITE_ETHADDR_ONCE 1128ae158cdSTsiChungLiew 1138ae158cdSTsiChungLiew /* If CFG_DISCOVER_PHY is not defined - hardcoded */ 1148ae158cdSTsiChungLiew # ifndef CFG_DISCOVER_PHY 1158ae158cdSTsiChungLiew # define FECDUPLEX FULL 1168ae158cdSTsiChungLiew # define FECSPEED _100BASET 1178ae158cdSTsiChungLiew # else 1188ae158cdSTsiChungLiew # ifndef CFG_FAULT_ECHO_LINK_DOWN 1198ae158cdSTsiChungLiew # define CFG_FAULT_ECHO_LINK_DOWN 1208ae158cdSTsiChungLiew # endif 1218ae158cdSTsiChungLiew # endif /* CFG_DISCOVER_PHY */ 1228ae158cdSTsiChungLiew #endif 1238ae158cdSTsiChungLiew 1248ae158cdSTsiChungLiew #define CONFIG_HOSTNAME M54455EVB 1259f751551STsiChung Liew #ifdef CFG_STMICRO_BOOT 1269f751551STsiChung Liew /* ST Micro serial flash */ 1279f751551STsiChung Liew #define CFG_LOAD_ADDR2 0x40010013 1288ae158cdSTsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS \ 1298ae158cdSTsiChungLiew "netdev=eth0\0" \ 1308ae158cdSTsiChungLiew "inpclk=" MK_STR(CFG_INPUT_CLKSRC) "\0" \ 1319f751551STsiChung Liew "loadaddr=0x40010000\0" \ 1329f751551STsiChung Liew "sbfhdr=sbfhdr.bin\0" \ 1339f751551STsiChung Liew "uboot=u-boot.bin\0" \ 1349f751551STsiChung Liew "load=tftp ${loadaddr} ${sbfhdr};" \ 1359f751551STsiChung Liew "tftp " MK_STR(CFG_LOAD_ADDR2) " ${uboot} \0" \ 1368ae158cdSTsiChungLiew "upd=run load; run prog\0" \ 1379f751551STsiChung Liew "prog=sf probe 0:1 10000 1;" \ 1389f751551STsiChung Liew "sf erase 0 30000;" \ 1399f751551STsiChung Liew "sf write ${loadaddr} 0 0x30000;" \ 1408ae158cdSTsiChungLiew "save\0" \ 1418ae158cdSTsiChungLiew "" 1429f751551STsiChung Liew #else 1439f751551STsiChung Liew /* Atmel and Intel */ 1449f751551STsiChung Liew #ifdef CFG_ATMEL_BOOT 1459f751551STsiChung Liew # define CFG_UBOOT_END 0x0403FFFF 1469f751551STsiChung Liew #elif defined(CFG_INTEL_BOOT) 1479f751551STsiChung Liew # define CFG_UBOOT_END 0x3FFFF 1489f751551STsiChung Liew #endif 1499f751551STsiChung Liew #define CONFIG_EXTRA_ENV_SETTINGS \ 1509f751551STsiChung Liew "netdev=eth0\0" \ 1519f751551STsiChung Liew "inpclk=" MK_STR(CFG_INPUT_CLKSRC) "\0" \ 1529f751551STsiChung Liew "loadaddr=0x40010000\0" \ 1539f751551STsiChung Liew "uboot=u-boot.bin\0" \ 1549f751551STsiChung Liew "load=tftp ${loadaddr} ${uboot}\0" \ 1559f751551STsiChung Liew "upd=run load; run prog\0" \ 1569f751551STsiChung Liew "prog=prot off " MK_STR(CFG_FLASH_BASE) \ 1579f751551STsiChung Liew " " MK_STR(CFG_UBOOT_END) ";" \ 1589f751551STsiChung Liew "era " MK_STR(CFG_FLASH_BASE) " " \ 1599f751551STsiChung Liew MK_STR(CFG_UBOOT_END) ";" \ 1609f751551STsiChung Liew "cp.b ${loadaddr} " MK_STR(CFG_FLASH_BASE) \ 1619f751551STsiChung Liew " ${filesize}; save\0" \ 1629f751551STsiChung Liew "" 1639f751551STsiChung Liew #endif 1648ae158cdSTsiChungLiew 1658ae158cdSTsiChungLiew /* ATA configuration */ 1668ae158cdSTsiChungLiew #define CONFIG_ISO_PARTITION 1678ae158cdSTsiChungLiew #define CONFIG_DOS_PARTITION 1688ae158cdSTsiChungLiew #define CONFIG_IDE_RESET 1 1698ae158cdSTsiChungLiew #define CONFIG_IDE_PREINIT 1 1708ae158cdSTsiChungLiew #define CONFIG_ATAPI 1718ae158cdSTsiChungLiew #undef CONFIG_LBA48 1728ae158cdSTsiChungLiew 1738ae158cdSTsiChungLiew #define CFG_IDE_MAXBUS 1 1748ae158cdSTsiChungLiew #define CFG_IDE_MAXDEVICE 2 1758ae158cdSTsiChungLiew 1768ae158cdSTsiChungLiew #define CFG_ATA_BASE_ADDR 0x90000000 1778ae158cdSTsiChungLiew #define CFG_ATA_IDE0_OFFSET 0 1788ae158cdSTsiChungLiew 1798ae158cdSTsiChungLiew #define CFG_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ 1808ae158cdSTsiChungLiew #define CFG_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ 1818ae158cdSTsiChungLiew #define CFG_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ 1828ae158cdSTsiChungLiew #define CFG_ATA_STRIDE 4 /* Interval between registers */ 1838ae158cdSTsiChungLiew #define _IO_BASE 0 1848ae158cdSTsiChungLiew 1858ae158cdSTsiChungLiew /* Realtime clock */ 1868ae158cdSTsiChungLiew #define CONFIG_MCFRTC 1878ae158cdSTsiChungLiew #undef RTC_DEBUG 1888ae158cdSTsiChungLiew #define CFG_RTC_OSCILLATOR (32 * CFG_HZ) 1898ae158cdSTsiChungLiew 1908ae158cdSTsiChungLiew /* Timer */ 1918ae158cdSTsiChungLiew #define CONFIG_MCFTMR 1928ae158cdSTsiChungLiew #undef CONFIG_MCFPIT 1938ae158cdSTsiChungLiew 1948ae158cdSTsiChungLiew /* I2c */ 1958ae158cdSTsiChungLiew #define CONFIG_FSL_I2C 1968ae158cdSTsiChungLiew #define CONFIG_HARD_I2C /* I2C with hardware support */ 1978ae158cdSTsiChungLiew #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 1988ae158cdSTsiChungLiew #define CFG_I2C_SPEED 80000 /* I2C speed and slave address */ 1998ae158cdSTsiChungLiew #define CFG_I2C_SLAVE 0x7F 2008ae158cdSTsiChungLiew #define CFG_I2C_OFFSET 0x58000 2018ae158cdSTsiChungLiew #define CFG_IMMR CFG_MBAR 2028ae158cdSTsiChungLiew 203bae61eefSTsiChung Liew /* DSPI and Serial Flash */ 204bae61eefSTsiChung Liew #define CONFIG_CF_DSPI 205a7323bbaSTsiChung Liew #define CONFIG_HARD_SPI 2069f751551STsiChung Liew #define CFG_SER_FLASH_BASE 0x01000000 2079f751551STsiChung Liew #define CFG_SBFHDR_SIZE 0x13 208a7323bbaSTsiChung Liew #ifdef CONFIG_CMD_SPI 209922cd751STsiChung Liew # define CONFIG_SPI_FLASH 210922cd751STsiChung Liew # define CONFIG_SPI_FLASH_STMICRO 211922cd751STsiChung Liew 212a7323bbaSTsiChung Liew # define CFG_DSPI_DCTAR0 (DSPI_DCTAR_TRSZ(7) | \ 213a7323bbaSTsiChung Liew DSPI_DCTAR_CPOL | \ 214a7323bbaSTsiChung Liew DSPI_DCTAR_CPHA | \ 215a7323bbaSTsiChung Liew DSPI_DCTAR_PCSSCK_1CLK | \ 216a7323bbaSTsiChung Liew DSPI_DCTAR_PASC(0) | \ 217a7323bbaSTsiChung Liew DSPI_DCTAR_PDT(0) | \ 218a7323bbaSTsiChung Liew DSPI_DCTAR_CSSCK(0) | \ 219a7323bbaSTsiChung Liew DSPI_DCTAR_ASC(0) | \ 220a7323bbaSTsiChung Liew DSPI_DCTAR_PBR(0) | \ 221a7323bbaSTsiChung Liew DSPI_DCTAR_DT(1) | \ 222a7323bbaSTsiChung Liew DSPI_DCTAR_BR(1)) 223a7323bbaSTsiChung Liew #endif 224bae61eefSTsiChung Liew 2258ae158cdSTsiChungLiew /* PCI */ 226e8ee8f3aSTsiChungLiew #ifdef CONFIG_CMD_PCI 2278ae158cdSTsiChungLiew #define CONFIG_PCI 1 2282e72ad06STsiChungLiew #define CONFIG_PCI_PNP 1 229f33fca22STsiChung Liew #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1 2302e72ad06STsiChungLiew 2312e72ad06STsiChungLiew #define CFG_PCI_CACHE_LINE_SIZE 4 2328ae158cdSTsiChungLiew 2338ae158cdSTsiChungLiew #define CFG_PCI_MEM_BUS 0xA0000000 2348ae158cdSTsiChungLiew #define CFG_PCI_MEM_PHYS CFG_PCI_MEM_BUS 2358ae158cdSTsiChungLiew #define CFG_PCI_MEM_SIZE 0x10000000 2368ae158cdSTsiChungLiew 2378ae158cdSTsiChungLiew #define CFG_PCI_IO_BUS 0xB1000000 2388ae158cdSTsiChungLiew #define CFG_PCI_IO_PHYS CFG_PCI_IO_BUS 2398ae158cdSTsiChungLiew #define CFG_PCI_IO_SIZE 0x01000000 2408ae158cdSTsiChungLiew 2418ae158cdSTsiChungLiew #define CFG_PCI_CFG_BUS 0xB0000000 2428ae158cdSTsiChungLiew #define CFG_PCI_CFG_PHYS CFG_PCI_CFG_BUS 2438ae158cdSTsiChungLiew #define CFG_PCI_CFG_SIZE 0x01000000 244e8ee8f3aSTsiChungLiew #endif 2458ae158cdSTsiChungLiew 2468ae158cdSTsiChungLiew /* FPGA - Spartan 2 */ 2478ae158cdSTsiChungLiew /* experiment 2482e72ad06STsiChungLiew #define CONFIG_FPGA CFG_SPARTAN3 2498ae158cdSTsiChungLiew #define CONFIG_FPGA_COUNT 1 2508ae158cdSTsiChungLiew #define CFG_FPGA_PROG_FEEDBACK 2518ae158cdSTsiChungLiew #define CFG_FPGA_CHECK_CTRLC 2528ae158cdSTsiChungLiew */ 2538ae158cdSTsiChungLiew 2548ae158cdSTsiChungLiew /* Input, PCI, Flexbus, and VCO */ 2558ae158cdSTsiChungLiew #define CONFIG_EXTRA_CLOCK 2568ae158cdSTsiChungLiew 2579f751551STsiChung Liew #define CONFIG_PRAM 2048 /* 2048 KB */ 2588ae158cdSTsiChungLiew 2598ae158cdSTsiChungLiew #define CFG_PROMPT "-> " 2608ae158cdSTsiChungLiew #define CFG_LONGHELP /* undef to save memory */ 2618ae158cdSTsiChungLiew 2628ae158cdSTsiChungLiew #if defined(CONFIG_CMD_KGDB) 2638ae158cdSTsiChungLiew #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 2648ae158cdSTsiChungLiew #else 2658ae158cdSTsiChungLiew #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 2668ae158cdSTsiChungLiew #endif 2678ae158cdSTsiChungLiew #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 2688ae158cdSTsiChungLiew #define CFG_MAXARGS 16 /* max number of command args */ 2698ae158cdSTsiChungLiew #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 2708ae158cdSTsiChungLiew 2718ae158cdSTsiChungLiew #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 0x10000) 2728ae158cdSTsiChungLiew 2738ae158cdSTsiChungLiew #define CFG_HZ 1000 2748ae158cdSTsiChungLiew 2758ae158cdSTsiChungLiew #define CFG_MBAR 0xFC000000 2768ae158cdSTsiChungLiew 2778ae158cdSTsiChungLiew /* 2788ae158cdSTsiChungLiew * Low Level Configuration Settings 2798ae158cdSTsiChungLiew * (address mappings, register initial values, etc.) 2808ae158cdSTsiChungLiew * You should know what you are doing if you make changes here. 2818ae158cdSTsiChungLiew */ 2828ae158cdSTsiChungLiew 2838ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 2848ae158cdSTsiChungLiew * Definitions for initial stack pointer and data area (in DPRAM) 2858ae158cdSTsiChungLiew */ 2868ae158cdSTsiChungLiew #define CFG_INIT_RAM_ADDR 0x80000000 2878ae158cdSTsiChungLiew #define CFG_INIT_RAM_END 0x8000 /* End of used area in internal SRAM */ 2888ae158cdSTsiChungLiew #define CFG_INIT_RAM_CTRL 0x221 2898ae158cdSTsiChungLiew #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ 2909f751551STsiChung Liew #define CFG_GBL_DATA_OFFSET ((CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) - 32) 2918ae158cdSTsiChungLiew #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 2929f751551STsiChung Liew #define CFG_SBFHDR_DATA_OFFSET (CFG_INIT_RAM_END - 32) 2938ae158cdSTsiChungLiew 2948ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 2958ae158cdSTsiChungLiew * Start addresses for the final memory configuration 2968ae158cdSTsiChungLiew * (Set up by the startup code) 2978ae158cdSTsiChungLiew * Please note that CFG_SDRAM_BASE _must_ start at 0 2988ae158cdSTsiChungLiew */ 2998ae158cdSTsiChungLiew #define CFG_SDRAM_BASE 0x40000000 3008ae158cdSTsiChungLiew #define CFG_SDRAM_BASE1 0x48000000 3018ae158cdSTsiChungLiew #define CFG_SDRAM_SIZE 256 /* SDRAM size in MB */ 3028ae158cdSTsiChungLiew #define CFG_SDRAM_CFG1 0x65311610 3038ae158cdSTsiChungLiew #define CFG_SDRAM_CFG2 0x59670000 3048ae158cdSTsiChungLiew #define CFG_SDRAM_CTRL 0xEA0B2000 3058ae158cdSTsiChungLiew #define CFG_SDRAM_EMOD 0x40010000 3068ae158cdSTsiChungLiew #define CFG_SDRAM_MODE 0x00010033 3079f751551STsiChung Liew #define CFG_SDRAM_DRV_STRENGTH 0xAA 3088ae158cdSTsiChungLiew 3098ae158cdSTsiChungLiew #define CFG_MEMTEST_START CFG_SDRAM_BASE + 0x400 3108ae158cdSTsiChungLiew #define CFG_MEMTEST_END ((CFG_SDRAM_SIZE - 3) << 20) 3118ae158cdSTsiChungLiew 3129f751551STsiChung Liew #ifdef CONFIG_CF_SBF 3139f751551STsiChung Liew # define CFG_MONITOR_BASE (TEXT_BASE + 0x400) 3149f751551STsiChung Liew #else 3158ae158cdSTsiChungLiew # define CFG_MONITOR_BASE (CFG_FLASH_BASE + 0x400) 3169f751551STsiChung Liew #endif 3178ae158cdSTsiChungLiew #define CFG_BOOTPARAMS_LEN 64*1024 3188ae158cdSTsiChungLiew #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 3198ae158cdSTsiChungLiew #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ 3208ae158cdSTsiChungLiew 3218ae158cdSTsiChungLiew /* 3228ae158cdSTsiChungLiew * For booting Linux, the board info and command line data 3238ae158cdSTsiChungLiew * have to be in the first 8 MB of memory, since this is 3248ae158cdSTsiChungLiew * the maximum mapped by the Linux kernel during initialization ?? 3258ae158cdSTsiChungLiew */ 3268ae158cdSTsiChungLiew /* Initial Memory map for Linux */ 3278ae158cdSTsiChungLiew #define CFG_BOOTMAPSZ (CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20)) 3288ae158cdSTsiChungLiew 3299f751551STsiChung Liew /* 3309f751551STsiChung Liew * Configuration for environment 3318ae158cdSTsiChungLiew * Environment is embedded in u-boot in the second sector of the flash 3328ae158cdSTsiChungLiew */ 3339f751551STsiChung Liew #ifdef CONFIG_CF_SBF 334*0b5099a8SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_IS_IN_SPI_FLASH 3359f751551STsiChung Liew # define CFG_ENV_SPI_CS 1 3369f751551STsiChung Liew #else 3378ae158cdSTsiChungLiew # define CFG_ENV_IS_IN_FLASH 1 3389f751551STsiChung Liew #endif 3399f751551STsiChung Liew #undef CONFIG_ENV_OVERWRITE 3408ae158cdSTsiChungLiew #undef CFG_ENV_IS_EMBEDDED 3418ae158cdSTsiChungLiew 3428ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 3438ae158cdSTsiChungLiew * FLASH organization 3448ae158cdSTsiChungLiew */ 3459f751551STsiChung Liew #ifdef CFG_STMICRO_BOOT 3469f751551STsiChung Liew # define CFG_FLASH_BASE CFG_SER_FLASH_BASE 3479f751551STsiChung Liew # define CFG_FLASH0_BASE CFG_SER_FLASH_BASE 3489f751551STsiChung Liew # define CFG_FLASH1_BASE CFG_CS0_BASE 3499f751551STsiChung Liew # define CFG_FLASH2_BASE CFG_CS1_BASE 3509f751551STsiChung Liew # define CFG_ENV_OFFSET 0x30000 3519f751551STsiChung Liew # define CFG_ENV_SIZE 0x2000 3529f751551STsiChung Liew # define CFG_ENV_SECT_SIZE 0x10000 3539f751551STsiChung Liew #endif 3548ae158cdSTsiChungLiew #ifdef CFG_ATMEL_BOOT 355e8ee8f3aSTsiChungLiew # define CFG_FLASH_BASE CFG_CS0_BASE 3568ae158cdSTsiChungLiew # define CFG_FLASH0_BASE CFG_CS0_BASE 3578ae158cdSTsiChungLiew # define CFG_FLASH1_BASE CFG_CS1_BASE 358e8ee8f3aSTsiChungLiew # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000) 359e8ee8f3aSTsiChungLiew # define CFG_ENV_SECT_SIZE 0x2000 3609f751551STsiChung Liew #endif 3619f751551STsiChung Liew #ifdef CFG_INTEL_BOOT 3622e72ad06STsiChungLiew # define CFG_FLASH_BASE CFG_CS0_BASE 3632e72ad06STsiChungLiew # define CFG_FLASH0_BASE CFG_CS0_BASE 3642e72ad06STsiChungLiew # define CFG_FLASH1_BASE CFG_CS1_BASE 3659f751551STsiChung Liew # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x40000) 3669f751551STsiChung Liew # define CFG_ENV_SIZE 0x2000 367e8ee8f3aSTsiChungLiew # define CFG_ENV_SECT_SIZE 0x20000 3688ae158cdSTsiChungLiew #endif 3698ae158cdSTsiChungLiew 370b2d022d1STsiChung Liew #define CFG_FLASH_CFI 3718ae158cdSTsiChungLiew #ifdef CFG_FLASH_CFI 3728ae158cdSTsiChungLiew 37300b1883aSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_FLASH_CFI_DRIVER 1 3748ae158cdSTsiChungLiew # define CFG_FLASH_SIZE 0x1000000 /* Max size that the board might have */ 3758ae158cdSTsiChungLiew # define CFG_FLASH_CFI_WIDTH FLASH_CFI_8BIT 3768ae158cdSTsiChungLiew # define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */ 3778ae158cdSTsiChungLiew # define CFG_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 3788ae158cdSTsiChungLiew # define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 3798ae158cdSTsiChungLiew # define CFG_FLASH_CHECKSUM 3808ae158cdSTsiChungLiew # define CFG_FLASH_BANKS_LIST { CFG_CS0_BASE, CFG_CS1_BASE } 381b2d022d1STsiChung Liew # define CONFIG_FLASH_CFI_LEGACY 3828ae158cdSTsiChungLiew 383b2d022d1STsiChung Liew #ifdef CONFIG_FLASH_CFI_LEGACY 3848ae158cdSTsiChungLiew # define CFG_ATMEL_REGION 4 3858ae158cdSTsiChungLiew # define CFG_ATMEL_TOTALSECT 11 3868ae158cdSTsiChungLiew # define CFG_ATMEL_SECT {1, 2, 1, 7} 3878ae158cdSTsiChungLiew # define CFG_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000} 388b2d022d1STsiChung Liew #endif 389b2d022d1STsiChung Liew #endif 3908ae158cdSTsiChungLiew 3918ae158cdSTsiChungLiew /* 3928ae158cdSTsiChungLiew * This is setting for JFFS2 support in u-boot. 3938ae158cdSTsiChungLiew * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support. 3948ae158cdSTsiChungLiew */ 3959f751551STsiChung Liew #ifdef CONFIG_CMD_JFFS2 3969f751551STsiChung Liew #ifdef CF_STMICRO_BOOT 3979f751551STsiChung Liew # define CONFIG_JFFS2_DEV "nor1" 3989f751551STsiChung Liew # define CONFIG_JFFS2_PART_SIZE 0x01000000 3999f751551STsiChung Liew # define CONFIG_JFFS2_PART_OFFSET (CFG_FLASH2_BASE + 0x500000) 4009f751551STsiChung Liew #endif 4018ae158cdSTsiChungLiew #ifdef CFG_ATMEL_BOOT 402e8ee8f3aSTsiChungLiew # define CONFIG_JFFS2_DEV "nor1" 4038ae158cdSTsiChungLiew # define CONFIG_JFFS2_PART_SIZE 0x01000000 404e8ee8f3aSTsiChungLiew # define CONFIG_JFFS2_PART_OFFSET (CFG_FLASH1_BASE + 0x500000) 4059f751551STsiChung Liew #endif 4069f751551STsiChung Liew #ifdef CFG_INTEL_BOOT 4078ae158cdSTsiChungLiew # define CONFIG_JFFS2_DEV "nor0" 4088ae158cdSTsiChungLiew # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000) 4098ae158cdSTsiChungLiew # define CONFIG_JFFS2_PART_OFFSET (CFG_FLASH0_BASE + 0x500000) 4108ae158cdSTsiChungLiew #endif 4119f751551STsiChung Liew #endif 4128ae158cdSTsiChungLiew 4138ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 4148ae158cdSTsiChungLiew * Cache Configuration 4158ae158cdSTsiChungLiew */ 4168ae158cdSTsiChungLiew #define CFG_CACHELINE_SIZE 16 4178ae158cdSTsiChungLiew 4188ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 4198ae158cdSTsiChungLiew * Memory bank definitions 4208ae158cdSTsiChungLiew */ 4218ae158cdSTsiChungLiew /* 4228ae158cdSTsiChungLiew * CS0 - NOR Flash 1, 2, 4, or 8MB 4238ae158cdSTsiChungLiew * CS1 - CompactFlash and registers 4248ae158cdSTsiChungLiew * CS2 - CPLD 4258ae158cdSTsiChungLiew * CS3 - FPGA 4268ae158cdSTsiChungLiew * CS4 - Available 4278ae158cdSTsiChungLiew * CS5 - Available 4288ae158cdSTsiChungLiew */ 4298ae158cdSTsiChungLiew 4309f751551STsiChung Liew #if defined(CFG_ATMEL_BOOT) || defined(CFG_STMICRO_BOOT) 4318ae158cdSTsiChungLiew /* Atmel Flash */ 432e8ee8f3aSTsiChungLiew #define CFG_CS0_BASE 0x04000000 4338ae158cdSTsiChungLiew #define CFG_CS0_MASK 0x00070001 4348ae158cdSTsiChungLiew #define CFG_CS0_CTRL 0x00001140 4358ae158cdSTsiChungLiew /* Intel Flash */ 436e8ee8f3aSTsiChungLiew #define CFG_CS1_BASE 0x00000000 4378ae158cdSTsiChungLiew #define CFG_CS1_MASK 0x01FF0001 438e8ee8f3aSTsiChungLiew #define CFG_CS1_CTRL 0x00000D60 4398ae158cdSTsiChungLiew 4408ae158cdSTsiChungLiew #define CFG_ATMEL_BASE CFG_CS0_BASE 4418ae158cdSTsiChungLiew #else 4428ae158cdSTsiChungLiew /* Intel Flash */ 443e8ee8f3aSTsiChungLiew #define CFG_CS0_BASE 0x00000000 4448ae158cdSTsiChungLiew #define CFG_CS0_MASK 0x01FF0001 445e8ee8f3aSTsiChungLiew #define CFG_CS0_CTRL 0x00000D60 4468ae158cdSTsiChungLiew /* Atmel Flash */ 4478ae158cdSTsiChungLiew #define CFG_CS1_BASE 0x04000000 4488ae158cdSTsiChungLiew #define CFG_CS1_MASK 0x00070001 4498ae158cdSTsiChungLiew #define CFG_CS1_CTRL 0x00001140 4508ae158cdSTsiChungLiew 4518ae158cdSTsiChungLiew #define CFG_ATMEL_BASE CFG_CS1_BASE 4528ae158cdSTsiChungLiew #endif 4538ae158cdSTsiChungLiew 4548ae158cdSTsiChungLiew /* CPLD */ 4558ae158cdSTsiChungLiew #define CFG_CS2_BASE 0x08000000 4568ae158cdSTsiChungLiew #define CFG_CS2_MASK 0x00070001 4578ae158cdSTsiChungLiew #define CFG_CS2_CTRL 0x003f1140 4588ae158cdSTsiChungLiew 4598ae158cdSTsiChungLiew /* FPGA */ 4608ae158cdSTsiChungLiew #define CFG_CS3_BASE 0x09000000 4618ae158cdSTsiChungLiew #define CFG_CS3_MASK 0x00070001 4628ae158cdSTsiChungLiew #define CFG_CS3_CTRL 0x00000020 4638ae158cdSTsiChungLiew 464e8ee8f3aSTsiChungLiew #endif /* _M54455EVB_H */ 465