18ae158cdSTsiChungLiew /* 28ae158cdSTsiChungLiew * Configuation settings for the Freescale MCF54455 EVB board. 38ae158cdSTsiChungLiew * 48ae158cdSTsiChungLiew * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 58ae158cdSTsiChungLiew * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 68ae158cdSTsiChungLiew * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 88ae158cdSTsiChungLiew */ 98ae158cdSTsiChungLiew 108ae158cdSTsiChungLiew /* 118ae158cdSTsiChungLiew * board/config.h - configuration options, board specific 128ae158cdSTsiChungLiew */ 138ae158cdSTsiChungLiew 14e8ee8f3aSTsiChungLiew #ifndef _M54455EVB_H 15e8ee8f3aSTsiChungLiew #define _M54455EVB_H 168ae158cdSTsiChungLiew 178ae158cdSTsiChungLiew /* 188ae158cdSTsiChungLiew * High Level Configuration Options 198ae158cdSTsiChungLiew * (easy to change) 208ae158cdSTsiChungLiew */ 218ae158cdSTsiChungLiew #define CONFIG_M54455EVB /* M54455EVB board */ 228ae158cdSTsiChungLiew 238ae158cdSTsiChungLiew #define CONFIG_MCFUART 246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT (0) 258ae158cdSTsiChungLiew 26*c74dda8bSAngelo Dureghello #define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*) 27*c74dda8bSAngelo Dureghello 288ae158cdSTsiChungLiew #undef CONFIG_WATCHDOG 298ae158cdSTsiChungLiew 308ae158cdSTsiChungLiew #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 318ae158cdSTsiChungLiew 328ae158cdSTsiChungLiew /* 338ae158cdSTsiChungLiew * BOOTP options 348ae158cdSTsiChungLiew */ 358ae158cdSTsiChungLiew #define CONFIG_BOOTP_BOOTFILESIZE 368ae158cdSTsiChungLiew #define CONFIG_BOOTP_BOOTPATH 378ae158cdSTsiChungLiew #define CONFIG_BOOTP_GATEWAY 388ae158cdSTsiChungLiew #define CONFIG_BOOTP_HOSTNAME 398ae158cdSTsiChungLiew 408ae158cdSTsiChungLiew /* Network configuration */ 418ae158cdSTsiChungLiew #define CONFIG_MCFFEC 428ae158cdSTsiChungLiew #ifdef CONFIG_MCFFEC 438ae158cdSTsiChungLiew # define CONFIG_MII 1 440f3ba7e9STsiChung Liew # define CONFIG_MII_INIT 1 456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_DISCOVER_PHY 466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_RX_ETH_BUFFER 8 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 488ae158cdSTsiChungLiew 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC0_PINMUX 0 506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC1_PINMUX 0 516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE 538ae158cdSTsiChungLiew # define MCFFEC_TOUT_LOOP 50000 548ae158cdSTsiChungLiew # define CONFIG_HAS_ETH1 558ae158cdSTsiChungLiew 568ae158cdSTsiChungLiew # define CONFIG_ETHPRIME "FEC0" 578ae158cdSTsiChungLiew # define CONFIG_IPADDR 192.162.1.2 588ae158cdSTsiChungLiew # define CONFIG_NETMASK 255.255.255.0 598ae158cdSTsiChungLiew # define CONFIG_SERVERIP 192.162.1.1 608ae158cdSTsiChungLiew # define CONFIG_GATEWAYIP 192.162.1.1 618ae158cdSTsiChungLiew 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ 636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # ifndef CONFIG_SYS_DISCOVER_PHY 648ae158cdSTsiChungLiew # define FECDUPLEX FULL 658ae158cdSTsiChungLiew # define FECSPEED _100BASET 668ae158cdSTsiChungLiew # else 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN 686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 698ae158cdSTsiChungLiew # endif 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # endif /* CONFIG_SYS_DISCOVER_PHY */ 718ae158cdSTsiChungLiew #endif 728ae158cdSTsiChungLiew 738ae158cdSTsiChungLiew #define CONFIG_HOSTNAME M54455EVB 746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_STMICRO_BOOT 759f751551STsiChung Liew /* ST Micro serial flash */ 766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR2 0x40010013 778ae158cdSTsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS \ 788ae158cdSTsiChungLiew "netdev=eth0\0" \ 795368c55dSMarek Vasut "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 809f751551STsiChung Liew "loadaddr=0x40010000\0" \ 819f751551STsiChung Liew "sbfhdr=sbfhdr.bin\0" \ 829f751551STsiChung Liew "uboot=u-boot.bin\0" \ 839f751551STsiChung Liew "load=tftp ${loadaddr} ${sbfhdr};" \ 845368c55dSMarek Vasut "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \ 858ae158cdSTsiChungLiew "upd=run load; run prog\0" \ 8609933fb0SJason Jin "prog=sf probe 0:1 1000000 3;" \ 879f751551STsiChung Liew "sf erase 0 30000;" \ 889f751551STsiChung Liew "sf write ${loadaddr} 0 0x30000;" \ 898ae158cdSTsiChungLiew "save\0" \ 908ae158cdSTsiChungLiew "" 919f751551STsiChung Liew #else 929f751551STsiChung Liew /* Atmel and Intel */ 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_ATMEL_BOOT 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_UBOOT_END 0x0403FFFF 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #elif defined(CONFIG_SYS_INTEL_BOOT) 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_UBOOT_END 0x3FFFF 979f751551STsiChung Liew #endif 989f751551STsiChung Liew #define CONFIG_EXTRA_ENV_SETTINGS \ 999f751551STsiChung Liew "netdev=eth0\0" \ 1005368c55dSMarek Vasut "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 1019f751551STsiChung Liew "loadaddr=0x40010000\0" \ 1029f751551STsiChung Liew "uboot=u-boot.bin\0" \ 1039f751551STsiChung Liew "load=tftp ${loadaddr} ${uboot}\0" \ 1049f751551STsiChung Liew "upd=run load; run prog\0" \ 1055368c55dSMarek Vasut "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \ 1065368c55dSMarek Vasut " " __stringify(CONFIG_SYS_UBOOT_END) ";" \ 1075368c55dSMarek Vasut "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \ 1085368c55dSMarek Vasut __stringify(CONFIG_SYS_UBOOT_END) ";" \ 1095368c55dSMarek Vasut "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \ 1109f751551STsiChung Liew " ${filesize}; save\0" \ 1119f751551STsiChung Liew "" 1129f751551STsiChung Liew #endif 1138ae158cdSTsiChungLiew 1148ae158cdSTsiChungLiew /* ATA configuration */ 1158ae158cdSTsiChungLiew #define CONFIG_IDE_RESET 1 1168ae158cdSTsiChungLiew #define CONFIG_IDE_PREINIT 1 1178ae158cdSTsiChungLiew #define CONFIG_ATAPI 1188ae158cdSTsiChungLiew #undef CONFIG_LBA48 1198ae158cdSTsiChungLiew 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS 1 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE 2 1228ae158cdSTsiChungLiew 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR 0x90000000 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_IDE0_OFFSET 0 1258ae158cdSTsiChungLiew 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ 1308ae158cdSTsiChungLiew 1318ae158cdSTsiChungLiew /* Realtime clock */ 1328ae158cdSTsiChungLiew #define CONFIG_MCFRTC 1338ae158cdSTsiChungLiew #undef RTC_DEBUG 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ) 1358ae158cdSTsiChungLiew 1368ae158cdSTsiChungLiew /* Timer */ 1378ae158cdSTsiChungLiew #define CONFIG_MCFTMR 1388ae158cdSTsiChungLiew #undef CONFIG_MCFPIT 1398ae158cdSTsiChungLiew 1408ae158cdSTsiChungLiew /* I2c */ 14100f792e0SHeiko Schocher #define CONFIG_SYS_I2C 14200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 14300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 80000 14400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 1456af3a0eaSjason #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 1478ae158cdSTsiChungLiew 148bae61eefSTsiChung Liew /* DSPI and Serial Flash */ 149bae61eefSTsiChung Liew #define CONFIG_CF_DSPI 150a7323bbaSTsiChung Liew #define CONFIG_HARD_SPI 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SBFHDR_SIZE 0x13 152a7323bbaSTsiChung Liew #ifdef CONFIG_CMD_SPI 153922cd751STsiChung Liew 154ee0a8462STsiChung Liew # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \ 155ee0a8462STsiChung Liew DSPI_CTAR_PCSSCK_1CLK | \ 156ee0a8462STsiChung Liew DSPI_CTAR_PASC(0) | \ 157ee0a8462STsiChung Liew DSPI_CTAR_PDT(0) | \ 158ee0a8462STsiChung Liew DSPI_CTAR_CSSCK(0) | \ 159ee0a8462STsiChung Liew DSPI_CTAR_ASC(0) | \ 160ee0a8462STsiChung Liew DSPI_CTAR_DT(1)) 161a7323bbaSTsiChung Liew #endif 162bae61eefSTsiChung Liew 1638ae158cdSTsiChungLiew /* PCI */ 164e8ee8f3aSTsiChungLiew #ifdef CONFIG_CMD_PCI 165f33fca22STsiChung Liew #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1 1662e72ad06STsiChungLiew 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4 1688ae158cdSTsiChungLiew 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_BUS 0xA0000000 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 1728ae158cdSTsiChungLiew 1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_BUS 0xB1000000 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 1768ae158cdSTsiChungLiew 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_BUS 0xB0000000 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 180e8ee8f3aSTsiChungLiew #endif 1818ae158cdSTsiChungLiew 1828ae158cdSTsiChungLiew /* FPGA - Spartan 2 */ 1838ae158cdSTsiChungLiew /* experiment 184b03b25caSMichal Simek #define CONFIG_FPGA 1858ae158cdSTsiChungLiew #define CONFIG_FPGA_COUNT 1 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_PROG_FEEDBACK 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FPGA_CHECK_CTRLC 1888ae158cdSTsiChungLiew */ 1898ae158cdSTsiChungLiew 1908ae158cdSTsiChungLiew /* Input, PCI, Flexbus, and VCO */ 1918ae158cdSTsiChungLiew #define CONFIG_EXTRA_CLOCK 1928ae158cdSTsiChungLiew 1939f751551STsiChung Liew #define CONFIG_PRAM 2048 /* 2048 KB */ 1948ae158cdSTsiChungLiew 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 1968ae158cdSTsiChungLiew 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000) 1988ae158cdSTsiChungLiew 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR 0xFC000000 2008ae158cdSTsiChungLiew 2018ae158cdSTsiChungLiew /* 2028ae158cdSTsiChungLiew * Low Level Configuration Settings 2038ae158cdSTsiChungLiew * (address mappings, register initial values, etc.) 2048ae158cdSTsiChungLiew * You should know what you are doing if you make changes here. 2058ae158cdSTsiChungLiew */ 2068ae158cdSTsiChungLiew 2078ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 2088ae158cdSTsiChungLiew * Definitions for initial stack pointer and data area (in DPRAM) 2098ae158cdSTsiChungLiew */ 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 211553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL 0x221 21325ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32) 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 215553f0982SWolfgang Denk #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32) 2168ae158cdSTsiChungLiew 2178ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 2188ae158cdSTsiChungLiew * Start addresses for the final memory configuration 2198ae158cdSTsiChungLiew * (Set up by the startup code) 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 2218ae158cdSTsiChungLiew */ 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE 0x40000000 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE1 0x48000000 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1 0x65311610 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2 0x59670000 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD 0x40010000 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE 0x00010033 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA 2318ae158cdSTsiChungLiew 2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) 2348ae158cdSTsiChungLiew 2359f751551STsiChung Liew #ifdef CONFIG_CF_SBF 23609933fb0SJason Jin # define CONFIG_SERIAL_BOOT 23714d0a02aSWolfgang Denk # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400) 2389f751551STsiChung Liew #else 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 2409f751551STsiChung Liew #endif 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 24309933fb0SJason Jin 24409933fb0SJason Jin /* Reserve 256 kB for malloc() */ 24509933fb0SJason Jin #define CONFIG_SYS_MALLOC_LEN (256 << 10) 2468ae158cdSTsiChungLiew 2478ae158cdSTsiChungLiew /* 2488ae158cdSTsiChungLiew * For booting Linux, the board info and command line data 2498ae158cdSTsiChungLiew * have to be in the first 8 MB of memory, since this is 2508ae158cdSTsiChungLiew * the maximum mapped by the Linux kernel during initialization ?? 2518ae158cdSTsiChungLiew */ 2528ae158cdSTsiChungLiew /* Initial Memory map for Linux */ 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 2548ae158cdSTsiChungLiew 2559f751551STsiChung Liew /* 2569f751551STsiChung Liew * Configuration for environment 25709933fb0SJason Jin * Environment is not embedded in u-boot. First time runing may have env 25809933fb0SJason Jin * crc error warning if there is no correct environment on the flash. 2598ae158cdSTsiChungLiew */ 2609f751551STsiChung Liew #ifdef CONFIG_CF_SBF 2610e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SPI_CS 1 2629f751551STsiChung Liew #endif 2639f751551STsiChung Liew #undef CONFIG_ENV_OVERWRITE 2648ae158cdSTsiChungLiew 2658ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 2668ae158cdSTsiChungLiew * FLASH organization 2678ae158cdSTsiChungLiew */ 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_STMICRO_BOOT 269ee0a8462STsiChung Liew # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 270ee0a8462STsiChung Liew # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE 2710e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_OFFSET 0x30000 2720e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SIZE 0x2000 2730e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SECT_SIZE 0x10000 2749f751551STsiChung Liew #endif 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_ATMEL_BOOT 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE 27909933fb0SJason Jin # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) 28009933fb0SJason Jin # define CONFIG_ENV_SIZE 0x2000 28109933fb0SJason Jin # define CONFIG_ENV_SECT_SIZE 0x10000 2829f751551STsiChung Liew #endif 2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_INTEL_BOOT 2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE 2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) 2880e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SIZE 0x2000 2890e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SECT_SIZE 0x20000 2908ae158cdSTsiChungLiew #endif 2918ae158cdSTsiChungLiew 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI 2948ae158cdSTsiChungLiew 29500b1883aSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_FLASH_CFI_DRIVER 1 296bbf6bbffSTsiChung Liew # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CHECKSUM 3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE } 304b2d022d1STsiChung Liew # define CONFIG_FLASH_CFI_LEGACY 3058ae158cdSTsiChungLiew 306b2d022d1STsiChung Liew #ifdef CONFIG_FLASH_CFI_LEGACY 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATMEL_REGION 4 3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATMEL_TOTALSECT 11 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7} 3106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000} 311b2d022d1STsiChung Liew #endif 312b2d022d1STsiChung Liew #endif 3138ae158cdSTsiChungLiew 3148ae158cdSTsiChungLiew /* 3158ae158cdSTsiChungLiew * This is setting for JFFS2 support in u-boot. 3168ae158cdSTsiChungLiew * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support. 3178ae158cdSTsiChungLiew */ 3189f751551STsiChung Liew #ifdef CONFIG_CMD_JFFS2 3199f751551STsiChung Liew #ifdef CF_STMICRO_BOOT 3209f751551STsiChung Liew # define CONFIG_JFFS2_DEV "nor1" 3219f751551STsiChung Liew # define CONFIG_JFFS2_PART_SIZE 0x01000000 3226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000) 3239f751551STsiChung Liew #endif 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_ATMEL_BOOT 325e8ee8f3aSTsiChungLiew # define CONFIG_JFFS2_DEV "nor1" 3268ae158cdSTsiChungLiew # define CONFIG_JFFS2_PART_SIZE 0x01000000 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000) 3289f751551STsiChung Liew #endif 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_INTEL_BOOT 3308ae158cdSTsiChungLiew # define CONFIG_JFFS2_DEV "nor0" 3318ae158cdSTsiChungLiew # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000) 3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000) 3338ae158cdSTsiChungLiew #endif 3349f751551STsiChung Liew #endif 3358ae158cdSTsiChungLiew 3368ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 3378ae158cdSTsiChungLiew * Cache Configuration 3388ae158cdSTsiChungLiew */ 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 16 340dd9f054eSTsiChung Liew 341dd9f054eSTsiChung Liew #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 342553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 8) 343dd9f054eSTsiChung Liew #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 344553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 4) 345dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA) 346dd9f054eSTsiChung Liew #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA) 347dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \ 348dd9f054eSTsiChung Liew CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 349dd9f054eSTsiChung Liew CF_ACR_EN | CF_ACR_SM_ALL) 350dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \ 351dd9f054eSTsiChung Liew CF_CACR_ICINVA | CF_CACR_EUSP) 352dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \ 353dd9f054eSTsiChung Liew CF_CACR_DEC | CF_CACR_DDCM_P | \ 354dd9f054eSTsiChung Liew CF_CACR_DCINVA) & ~CF_CACR_ICINVA) 3558ae158cdSTsiChungLiew 3568ae158cdSTsiChungLiew /*----------------------------------------------------------------------- 3578ae158cdSTsiChungLiew * Memory bank definitions 3588ae158cdSTsiChungLiew */ 3598ae158cdSTsiChungLiew /* 3608ae158cdSTsiChungLiew * CS0 - NOR Flash 1, 2, 4, or 8MB 3618ae158cdSTsiChungLiew * CS1 - CompactFlash and registers 3628ae158cdSTsiChungLiew * CS2 - CPLD 3638ae158cdSTsiChungLiew * CS3 - FPGA 3648ae158cdSTsiChungLiew * CS4 - Available 3658ae158cdSTsiChungLiew * CS5 - Available 3668ae158cdSTsiChungLiew */ 3678ae158cdSTsiChungLiew 3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT) 3698ae158cdSTsiChungLiew /* Atmel Flash */ 3706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE 0x04000000 3716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK 0x00070001 3726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL 0x00001140 3738ae158cdSTsiChungLiew /* Intel Flash */ 3746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE 0x00000000 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK 0x01FF0001 3766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL 0x00000D60 3778ae158cdSTsiChungLiew 3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE 3798ae158cdSTsiChungLiew #else 3808ae158cdSTsiChungLiew /* Intel Flash */ 3816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE 0x00000000 3826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK 0x01FF0001 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL 0x00000D60 3848ae158cdSTsiChungLiew /* Atmel Flash */ 3856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE 0x04000000 3866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK 0x00070001 3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL 0x00001140 3888ae158cdSTsiChungLiew 3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE 3908ae158cdSTsiChungLiew #endif 3918ae158cdSTsiChungLiew 3928ae158cdSTsiChungLiew /* CPLD */ 3936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_BASE 0x08000000 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_MASK 0x00070001 3956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_CTRL 0x003f1140 3968ae158cdSTsiChungLiew 3978ae158cdSTsiChungLiew /* FPGA */ 3986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS3_BASE 0x09000000 3996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS3_MASK 0x00070001 4006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS3_CTRL 0x00000020 4018ae158cdSTsiChungLiew 402e8ee8f3aSTsiChungLiew #endif /* _M54455EVB_H */ 403