xref: /rk3399_rockchip-uboot/include/configs/M5373EVB.h (revision 5296cb1d99c1dc52fbfb4f88595c69f097630be8)
1aa5f1f9dSTsiChungLiew /*
2aa5f1f9dSTsiChungLiew  * Configuation settings for the Freescale MCF5373 FireEngine board.
3aa5f1f9dSTsiChungLiew  *
42ee03c6eSAlison Wang  * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
5aa5f1f9dSTsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6aa5f1f9dSTsiChungLiew  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
8aa5f1f9dSTsiChungLiew  */
9aa5f1f9dSTsiChungLiew 
10aa5f1f9dSTsiChungLiew /*
11aa5f1f9dSTsiChungLiew  * board/config.h - configuration options, board specific
12aa5f1f9dSTsiChungLiew  */
13aa5f1f9dSTsiChungLiew 
14aa5f1f9dSTsiChungLiew #ifndef _M5373EVB_H
15aa5f1f9dSTsiChungLiew #define _M5373EVB_H
16aa5f1f9dSTsiChungLiew 
17aa5f1f9dSTsiChungLiew /*
18aa5f1f9dSTsiChungLiew  * High Level Configuration Options
19aa5f1f9dSTsiChungLiew  * (easy to change)
20aa5f1f9dSTsiChungLiew  */
21aa5f1f9dSTsiChungLiew 
22aa5f1f9dSTsiChungLiew #define CONFIG_MCFUART
236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
24aa5f1f9dSTsiChungLiew #define CONFIG_BAUDRATE		115200
25aa5f1f9dSTsiChungLiew 
26aa5f1f9dSTsiChungLiew #undef CONFIG_WATCHDOG
27aa5f1f9dSTsiChungLiew #define CONFIG_WATCHDOG_TIMEOUT	3360	/* timeout in ms, max is 3.36 sec */
28aa5f1f9dSTsiChungLiew 
29aa5f1f9dSTsiChungLiew /* Command line configuration */
30aa5f1f9dSTsiChungLiew #include <config_cmd_default.h>
31aa5f1f9dSTsiChungLiew 
32aa5f1f9dSTsiChungLiew #define CONFIG_CMD_CACHE
33aa5f1f9dSTsiChungLiew #define CONFIG_CMD_DATE
34aa5f1f9dSTsiChungLiew #define CONFIG_CMD_ELF
35aa5f1f9dSTsiChungLiew #define CONFIG_CMD_FLASH
36aa5f1f9dSTsiChungLiew #define CONFIG_CMD_I2C
37aa5f1f9dSTsiChungLiew #define CONFIG_CMD_MEMORY
38aa5f1f9dSTsiChungLiew #define CONFIG_CMD_MISC
39aa5f1f9dSTsiChungLiew #define CONFIG_CMD_MII
40aa5f1f9dSTsiChungLiew #define CONFIG_CMD_NET
41aa5f1f9dSTsiChungLiew #define CONFIG_CMD_PING
42aa5f1f9dSTsiChungLiew #define CONFIG_CMD_REGINFO
43aa5f1f9dSTsiChungLiew 
442ee03c6eSAlison Wang #ifdef CONFIG_NANDFLASH_SIZE
45aa5f1f9dSTsiChungLiew #      define CONFIG_CMD_NAND
46aa5f1f9dSTsiChungLiew #endif
47aa5f1f9dSTsiChungLiew 
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UNIFY_CACHE
49aa5f1f9dSTsiChungLiew 
50aa5f1f9dSTsiChungLiew #define CONFIG_MCFFEC
51aa5f1f9dSTsiChungLiew #ifdef CONFIG_MCFFEC
52aa5f1f9dSTsiChungLiew #	define CONFIG_MII		1
530f3ba7e9STsiChung Liew #	define CONFIG_MII_INIT		1
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DISCOVER_PHY
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_RX_ETH_BUFFER	8
566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
57aa5f1f9dSTsiChungLiew 
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_PINMUX		0
596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
60aa5f1f9dSTsiChungLiew #	define MCFFEC_TOUT_LOOP		50000
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	ifndef CONFIG_SYS_DISCOVER_PHY
63aa5f1f9dSTsiChungLiew #		define FECDUPLEX	FULL
64aa5f1f9dSTsiChungLiew #		define FECSPEED		_100BASET
65aa5f1f9dSTsiChungLiew #	else
666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
68aa5f1f9dSTsiChungLiew #		endif
696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	endif			/* CONFIG_SYS_DISCOVER_PHY */
70aa5f1f9dSTsiChungLiew #endif
71aa5f1f9dSTsiChungLiew 
72aa5f1f9dSTsiChungLiew #define CONFIG_MCFRTC
73aa5f1f9dSTsiChungLiew #undef RTC_DEBUG
74aa5f1f9dSTsiChungLiew 
75aa5f1f9dSTsiChungLiew /* Timer */
76aa5f1f9dSTsiChungLiew #define CONFIG_MCFTMR
77aa5f1f9dSTsiChungLiew #undef CONFIG_MCFPIT
78aa5f1f9dSTsiChungLiew 
79aa5f1f9dSTsiChungLiew /* I2C */
8000f792e0SHeiko Schocher #define CONFIG_SYS_I2C
8100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
8200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	80000
8300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
8400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x58000
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
86aa5f1f9dSTsiChungLiew 
87aa5f1f9dSTsiChungLiew #define CONFIG_BOOTDELAY	1	/* autoboot after 5 seconds */
88aa5f1f9dSTsiChungLiew #define CONFIG_UDP_CHECKSUM
89aa5f1f9dSTsiChungLiew 
90aa5f1f9dSTsiChungLiew #ifdef CONFIG_MCFFEC
91aa5f1f9dSTsiChungLiew #	define CONFIG_ETHADDR	00:e0:0c:bc:e5:60
92aa5f1f9dSTsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
93aa5f1f9dSTsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
94aa5f1f9dSTsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
95aa5f1f9dSTsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
96aa5f1f9dSTsiChungLiew #	define CONFIG_OVERWRITE_ETHADDR_ONCE
97aa5f1f9dSTsiChungLiew #endif				/* FEC_ENET */
98aa5f1f9dSTsiChungLiew 
99aa5f1f9dSTsiChungLiew #define CONFIG_HOSTNAME		M5373EVB
100aa5f1f9dSTsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS					\
101aa5f1f9dSTsiChungLiew 	"netdev=eth0\0"			\
1025368c55dSMarek Vasut 	"loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0"	\
103aa5f1f9dSTsiChungLiew 	"u-boot=u-boot.bin\0"	\
104aa5f1f9dSTsiChungLiew 	"load=tftp ${loadaddr) ${u-boot}\0"	\
105aa5f1f9dSTsiChungLiew 	"upd=run load; run prog\0"	\
10609933fb0SJason Jin 	"prog=prot off 0 3ffff;"	\
10709933fb0SJason Jin 	"era 0 3ffff;"	\
108aa5f1f9dSTsiChungLiew 	"cp.b ${loadaddr} 0 ${filesize};"	\
109aa5f1f9dSTsiChungLiew 	"save\0"	\
110aa5f1f9dSTsiChungLiew 	""
111aa5f1f9dSTsiChungLiew 
112aa5f1f9dSTsiChungLiew #define CONFIG_PRAM		512	/* 512 KB */
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"-> "
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
115aa5f1f9dSTsiChungLiew 
116aa5f1f9dSTsiChungLiew #ifdef CONFIG_CMD_KGDB
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
118aa5f1f9dSTsiChungLiew #else
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
120aa5f1f9dSTsiChungLiew #endif
121aa5f1f9dSTsiChungLiew 
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE			(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x40010000
126aa5f1f9dSTsiChungLiew 
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK			80000000
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPU_CLK		CONFIG_SYS_CLK * 3
129aa5f1f9dSTsiChungLiew 
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0xFC000000
131aa5f1f9dSTsiChungLiew 
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LATCH_ADDR		(CONFIG_SYS_CS1_BASE + 0x80000)
133aa5f1f9dSTsiChungLiew 
134aa5f1f9dSTsiChungLiew /*
135aa5f1f9dSTsiChungLiew  * Low Level Configuration Settings
136aa5f1f9dSTsiChungLiew  * (address mappings, register initial values, etc.)
137aa5f1f9dSTsiChungLiew  * You should know what you are doing if you make changes here.
138aa5f1f9dSTsiChungLiew  */
139aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
140aa5f1f9dSTsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
141aa5f1f9dSTsiChungLiew  */
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
143553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x8000	/* Size of used area in internal SRAM */
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL	0x221
14525ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
147aa5f1f9dSTsiChungLiew 
148aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
149aa5f1f9dSTsiChungLiew  * Start addresses for the final memory configuration
150aa5f1f9dSTsiChungLiew  * (Set up by the startup code)
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
152aa5f1f9dSTsiChungLiew  */
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x40000000
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		32	/* SDRAM size in MB */
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1		0x53722730
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x56670000
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL		0xE1092000
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD		0x40010000
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE		0x018D0000
160aa5f1f9dSTsiChungLiew 
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
163aa5f1f9dSTsiChungLiew 
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
166aa5f1f9dSTsiChungLiew 
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
169aa5f1f9dSTsiChungLiew 
170aa5f1f9dSTsiChungLiew /*
171aa5f1f9dSTsiChungLiew  * For booting Linux, the board info and command line data
172aa5f1f9dSTsiChungLiew  * have to be in the first 8 MB of memory, since this is
173aa5f1f9dSTsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
174aa5f1f9dSTsiChungLiew  */
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
176d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
177aa5f1f9dSTsiChungLiew 
178aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
179aa5f1f9dSTsiChungLiew  * FLASH organization
180aa5f1f9dSTsiChungLiew  */
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
18300b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x800000	/* Max size that the board might have */
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
189aa5f1f9dSTsiChungLiew #endif
190aa5f1f9dSTsiChungLiew 
1912ee03c6eSAlison Wang #ifdef CONFIG_NANDFLASH_SIZE
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_NAND_DEVICE	1
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_BASE		CONFIG_SYS_CS2_BASE
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_SIZE		1
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
196aa5f1f9dSTsiChungLiew #	define NAND_ALLOW_ERASE_ALL	1
197aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_NAND	1
198aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_DEV		"nand0"
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_JFFS2_PART_SIZE	(CONFIG_SYS_CS2_MASK & ~1)
200aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_PART_OFFSET	0x00000000
201aa5f1f9dSTsiChungLiew #endif
202aa5f1f9dSTsiChungLiew 
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
204aa5f1f9dSTsiChungLiew 
205aa5f1f9dSTsiChungLiew /* Configuration for environment
206aa5f1f9dSTsiChungLiew  * Environment is embedded in u-boot in the second sector of the flash
207aa5f1f9dSTsiChungLiew  */
2080e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4000
2090e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000
2105a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
211aa5f1f9dSTsiChungLiew 
212*5296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \
213*5296cb1dSangelo@sysam.it         . = DEFINED(env_offset) ? env_offset : .; \
214*5296cb1dSangelo@sysam.it         common/env_embedded.o (.text*);
215*5296cb1dSangelo@sysam.it 
216aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
217aa5f1f9dSTsiChungLiew  * Cache Configuration
218aa5f1f9dSTsiChungLiew  */
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
220aa5f1f9dSTsiChungLiew 
221dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
222553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
223dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
224553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
225dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINVA)
226dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
227dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
228dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
229dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_EC | CF_CACR_CINVA | \
230dd9f054eSTsiChung Liew 					 CF_CACR_DCM_P)
231dd9f054eSTsiChung Liew 
232aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
233aa5f1f9dSTsiChungLiew  * Chipselect bank definitions
234aa5f1f9dSTsiChungLiew  */
235aa5f1f9dSTsiChungLiew /*
236aa5f1f9dSTsiChungLiew  * CS0 - NOR Flash 1, 2, 4, or 8MB
237aa5f1f9dSTsiChungLiew  * CS1 - CompactFlash and registers
238aa5f1f9dSTsiChungLiew  * CS2 - NAND Flash 16, 32, or 64MB
239aa5f1f9dSTsiChungLiew  * CS3 - Available
240aa5f1f9dSTsiChungLiew  * CS4 - Available
241aa5f1f9dSTsiChungLiew  * CS5 - Available
242aa5f1f9dSTsiChungLiew  */
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0
2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		0x007f0001
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00001fa0
246aa5f1f9dSTsiChungLiew 
2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE		0x10000000
2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK		0x001f0001
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL		0x002A3780
250aa5f1f9dSTsiChungLiew 
2512ee03c6eSAlison Wang #ifdef CONFIG_NANDFLASH_SIZE
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_BASE		0x20000000
2532ee03c6eSAlison Wang #define CONFIG_SYS_CS2_MASK		((CONFIG_NANDFLASH_SIZE << 20) | 1)
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_CTRL		0x00001f60
255aa5f1f9dSTsiChungLiew #endif
256aa5f1f9dSTsiChungLiew 
257aa5f1f9dSTsiChungLiew #endif				/* _M5373EVB_H */
258