xref: /rk3399_rockchip-uboot/include/configs/M5373EVB.h (revision 2ee03c6e23237a29729b27457f69b22b2d7d4fe1)
1aa5f1f9dSTsiChungLiew /*
2aa5f1f9dSTsiChungLiew  * Configuation settings for the Freescale MCF5373 FireEngine board.
3aa5f1f9dSTsiChungLiew  *
4*2ee03c6eSAlison Wang  * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
5aa5f1f9dSTsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6aa5f1f9dSTsiChungLiew  *
7aa5f1f9dSTsiChungLiew  * See file CREDITS for list of people who contributed to this
8aa5f1f9dSTsiChungLiew  * project.
9aa5f1f9dSTsiChungLiew  *
10aa5f1f9dSTsiChungLiew  * This program is free software; you can redistribute it and/or
11aa5f1f9dSTsiChungLiew  * modify it under the terms of the GNU General Public License as
12aa5f1f9dSTsiChungLiew  * published by the Free Software Foundation; either version 2 of
13aa5f1f9dSTsiChungLiew  * the License, or (at your option) any later version.
14aa5f1f9dSTsiChungLiew  *
15aa5f1f9dSTsiChungLiew  * This program is distributed in the hope that it will be useful,
16aa5f1f9dSTsiChungLiew  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17aa5f1f9dSTsiChungLiew  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
18aa5f1f9dSTsiChungLiew  * GNU General Public License for more details.
19aa5f1f9dSTsiChungLiew  *
20aa5f1f9dSTsiChungLiew  * You should have received a copy of the GNU General Public License
21aa5f1f9dSTsiChungLiew  * along with this program; if not, write to the Free Software
22aa5f1f9dSTsiChungLiew  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23aa5f1f9dSTsiChungLiew  * MA 02111-1307 USA
24aa5f1f9dSTsiChungLiew  */
25aa5f1f9dSTsiChungLiew 
26aa5f1f9dSTsiChungLiew /*
27aa5f1f9dSTsiChungLiew  * board/config.h - configuration options, board specific
28aa5f1f9dSTsiChungLiew  */
29aa5f1f9dSTsiChungLiew 
30aa5f1f9dSTsiChungLiew #ifndef _M5373EVB_H
31aa5f1f9dSTsiChungLiew #define _M5373EVB_H
32aa5f1f9dSTsiChungLiew 
33aa5f1f9dSTsiChungLiew /*
34aa5f1f9dSTsiChungLiew  * High Level Configuration Options
35aa5f1f9dSTsiChungLiew  * (easy to change)
36aa5f1f9dSTsiChungLiew  */
37aa5f1f9dSTsiChungLiew #define CONFIG_MCF532x		/* define processor family */
38aa5f1f9dSTsiChungLiew #define CONFIG_M5373		/* define processor type */
39aa5f1f9dSTsiChungLiew 
40aa5f1f9dSTsiChungLiew #define CONFIG_MCFUART
416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
42aa5f1f9dSTsiChungLiew #define CONFIG_BAUDRATE		115200
43aa5f1f9dSTsiChungLiew 
44aa5f1f9dSTsiChungLiew #undef CONFIG_WATCHDOG
45aa5f1f9dSTsiChungLiew #define CONFIG_WATCHDOG_TIMEOUT	3360	/* timeout in ms, max is 3.36 sec */
46aa5f1f9dSTsiChungLiew 
47aa5f1f9dSTsiChungLiew /* Command line configuration */
48aa5f1f9dSTsiChungLiew #include <config_cmd_default.h>
49aa5f1f9dSTsiChungLiew 
50aa5f1f9dSTsiChungLiew #define CONFIG_CMD_CACHE
51aa5f1f9dSTsiChungLiew #define CONFIG_CMD_DATE
52aa5f1f9dSTsiChungLiew #define CONFIG_CMD_ELF
53aa5f1f9dSTsiChungLiew #define CONFIG_CMD_FLASH
54aa5f1f9dSTsiChungLiew #define CONFIG_CMD_I2C
55aa5f1f9dSTsiChungLiew #define CONFIG_CMD_MEMORY
56aa5f1f9dSTsiChungLiew #define CONFIG_CMD_MISC
57aa5f1f9dSTsiChungLiew #define CONFIG_CMD_MII
58aa5f1f9dSTsiChungLiew #define CONFIG_CMD_NET
59aa5f1f9dSTsiChungLiew #define CONFIG_CMD_PING
60aa5f1f9dSTsiChungLiew #define CONFIG_CMD_REGINFO
61aa5f1f9dSTsiChungLiew 
62*2ee03c6eSAlison Wang #ifdef CONFIG_NANDFLASH_SIZE
63aa5f1f9dSTsiChungLiew #      define CONFIG_CMD_NAND
64aa5f1f9dSTsiChungLiew #endif
65aa5f1f9dSTsiChungLiew 
666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UNIFY_CACHE
67aa5f1f9dSTsiChungLiew 
68aa5f1f9dSTsiChungLiew #define CONFIG_MCFFEC
69aa5f1f9dSTsiChungLiew #ifdef CONFIG_MCFFEC
70aa5f1f9dSTsiChungLiew #	define CONFIG_MII		1
710f3ba7e9STsiChung Liew #	define CONFIG_MII_INIT		1
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DISCOVER_PHY
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_RX_ETH_BUFFER	8
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
75aa5f1f9dSTsiChungLiew 
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_PINMUX		0
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
78aa5f1f9dSTsiChungLiew #	define MCFFEC_TOUT_LOOP		50000
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	ifndef CONFIG_SYS_DISCOVER_PHY
81aa5f1f9dSTsiChungLiew #		define FECDUPLEX	FULL
82aa5f1f9dSTsiChungLiew #		define FECSPEED		_100BASET
83aa5f1f9dSTsiChungLiew #	else
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
86aa5f1f9dSTsiChungLiew #		endif
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	endif			/* CONFIG_SYS_DISCOVER_PHY */
88aa5f1f9dSTsiChungLiew #endif
89aa5f1f9dSTsiChungLiew 
90aa5f1f9dSTsiChungLiew #define CONFIG_MCFRTC
91aa5f1f9dSTsiChungLiew #undef RTC_DEBUG
92aa5f1f9dSTsiChungLiew 
93aa5f1f9dSTsiChungLiew /* Timer */
94aa5f1f9dSTsiChungLiew #define CONFIG_MCFTMR
95aa5f1f9dSTsiChungLiew #undef CONFIG_MCFPIT
96aa5f1f9dSTsiChungLiew 
97aa5f1f9dSTsiChungLiew /* I2C */
98aa5f1f9dSTsiChungLiew #define CONFIG_FSL_I2C
99aa5f1f9dSTsiChungLiew #define CONFIG_HARD_I2C		/* I2C with hw support */
100aa5f1f9dSTsiChungLiew #undef CONFIG_SOFT_I2C		/* I2C bit-banged */
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		80000
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x58000
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
105aa5f1f9dSTsiChungLiew 
106aa5f1f9dSTsiChungLiew #define CONFIG_BOOTDELAY	1	/* autoboot after 5 seconds */
107aa5f1f9dSTsiChungLiew #define CONFIG_UDP_CHECKSUM
108aa5f1f9dSTsiChungLiew 
109aa5f1f9dSTsiChungLiew #ifdef CONFIG_MCFFEC
110aa5f1f9dSTsiChungLiew #	define CONFIG_ETHADDR	00:e0:0c:bc:e5:60
111aa5f1f9dSTsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
112aa5f1f9dSTsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
113aa5f1f9dSTsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
114aa5f1f9dSTsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
115aa5f1f9dSTsiChungLiew #	define CONFIG_OVERWRITE_ETHADDR_ONCE
116aa5f1f9dSTsiChungLiew #endif				/* FEC_ENET */
117aa5f1f9dSTsiChungLiew 
118aa5f1f9dSTsiChungLiew #define CONFIG_HOSTNAME		M5373EVB
119aa5f1f9dSTsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS					\
120aa5f1f9dSTsiChungLiew 	"netdev=eth0\0"			\
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	"loadaddr=" MK_STR(CONFIG_SYS_LOAD_ADDR) "\0"	\
122aa5f1f9dSTsiChungLiew 	"u-boot=u-boot.bin\0"	\
123aa5f1f9dSTsiChungLiew 	"load=tftp ${loadaddr) ${u-boot}\0"	\
124aa5f1f9dSTsiChungLiew 	"upd=run load; run prog\0"	\
12509933fb0SJason Jin 	"prog=prot off 0 3ffff;"	\
12609933fb0SJason Jin 	"era 0 3ffff;"	\
127aa5f1f9dSTsiChungLiew 	"cp.b ${loadaddr} 0 ${filesize};"	\
128aa5f1f9dSTsiChungLiew 	"save\0"	\
129aa5f1f9dSTsiChungLiew 	""
130aa5f1f9dSTsiChungLiew 
131aa5f1f9dSTsiChungLiew #define CONFIG_PRAM		512	/* 512 KB */
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"-> "
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
134aa5f1f9dSTsiChungLiew 
135aa5f1f9dSTsiChungLiew #ifdef CONFIG_CMD_KGDB
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
137aa5f1f9dSTsiChungLiew #else
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
139aa5f1f9dSTsiChungLiew #endif
140aa5f1f9dSTsiChungLiew 
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE			(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x40010000
145aa5f1f9dSTsiChungLiew 
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK			80000000
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPU_CLK		CONFIG_SYS_CLK * 3
149aa5f1f9dSTsiChungLiew 
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0xFC000000
151aa5f1f9dSTsiChungLiew 
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LATCH_ADDR		(CONFIG_SYS_CS1_BASE + 0x80000)
153aa5f1f9dSTsiChungLiew 
154aa5f1f9dSTsiChungLiew /*
155aa5f1f9dSTsiChungLiew  * Low Level Configuration Settings
156aa5f1f9dSTsiChungLiew  * (address mappings, register initial values, etc.)
157aa5f1f9dSTsiChungLiew  * You should know what you are doing if you make changes here.
158aa5f1f9dSTsiChungLiew  */
159aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
160aa5f1f9dSTsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
161aa5f1f9dSTsiChungLiew  */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
163553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x8000	/* Size of used area in internal SRAM */
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL	0x221
16525ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
167aa5f1f9dSTsiChungLiew 
168aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
169aa5f1f9dSTsiChungLiew  * Start addresses for the final memory configuration
170aa5f1f9dSTsiChungLiew  * (Set up by the startup code)
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
172aa5f1f9dSTsiChungLiew  */
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x40000000
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		32	/* SDRAM size in MB */
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1		0x53722730
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x56670000
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL		0xE1092000
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD		0x40010000
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE		0x018D0000
180aa5f1f9dSTsiChungLiew 
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
183aa5f1f9dSTsiChungLiew 
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
186aa5f1f9dSTsiChungLiew 
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
189aa5f1f9dSTsiChungLiew 
190aa5f1f9dSTsiChungLiew /*
191aa5f1f9dSTsiChungLiew  * For booting Linux, the board info and command line data
192aa5f1f9dSTsiChungLiew  * have to be in the first 8 MB of memory, since this is
193aa5f1f9dSTsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
194aa5f1f9dSTsiChungLiew  */
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
196d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
197aa5f1f9dSTsiChungLiew 
198aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
199aa5f1f9dSTsiChungLiew  * FLASH organization
200aa5f1f9dSTsiChungLiew  */
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
20300b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x800000	/* Max size that the board might have */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
209aa5f1f9dSTsiChungLiew #endif
210aa5f1f9dSTsiChungLiew 
211*2ee03c6eSAlison Wang #ifdef CONFIG_NANDFLASH_SIZE
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_NAND_DEVICE	1
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_BASE		CONFIG_SYS_CS2_BASE
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_SIZE		1
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
216aa5f1f9dSTsiChungLiew #	define NAND_ALLOW_ERASE_ALL	1
217aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_NAND	1
218aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_DEV		"nand0"
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_JFFS2_PART_SIZE	(CONFIG_SYS_CS2_MASK & ~1)
220aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_PART_OFFSET	0x00000000
221aa5f1f9dSTsiChungLiew #endif
222aa5f1f9dSTsiChungLiew 
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
224aa5f1f9dSTsiChungLiew 
225aa5f1f9dSTsiChungLiew /* Configuration for environment
226aa5f1f9dSTsiChungLiew  * Environment is embedded in u-boot in the second sector of the flash
227aa5f1f9dSTsiChungLiew  */
2280e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4000
2290e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000
2305a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
231aa5f1f9dSTsiChungLiew 
232aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
233aa5f1f9dSTsiChungLiew  * Cache Configuration
234aa5f1f9dSTsiChungLiew  */
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
236aa5f1f9dSTsiChungLiew 
237dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
238553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
239dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
240553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
241dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINVA)
242dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
243dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
244dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
245dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_EC | CF_CACR_CINVA | \
246dd9f054eSTsiChung Liew 					 CF_CACR_DCM_P)
247dd9f054eSTsiChung Liew 
248aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
249aa5f1f9dSTsiChungLiew  * Chipselect bank definitions
250aa5f1f9dSTsiChungLiew  */
251aa5f1f9dSTsiChungLiew /*
252aa5f1f9dSTsiChungLiew  * CS0 - NOR Flash 1, 2, 4, or 8MB
253aa5f1f9dSTsiChungLiew  * CS1 - CompactFlash and registers
254aa5f1f9dSTsiChungLiew  * CS2 - NAND Flash 16, 32, or 64MB
255aa5f1f9dSTsiChungLiew  * CS3 - Available
256aa5f1f9dSTsiChungLiew  * CS4 - Available
257aa5f1f9dSTsiChungLiew  * CS5 - Available
258aa5f1f9dSTsiChungLiew  */
2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		0x007f0001
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00001fa0
262aa5f1f9dSTsiChungLiew 
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE		0x10000000
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK		0x001f0001
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL		0x002A3780
266aa5f1f9dSTsiChungLiew 
267*2ee03c6eSAlison Wang #ifdef CONFIG_NANDFLASH_SIZE
2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_BASE		0x20000000
269*2ee03c6eSAlison Wang #define CONFIG_SYS_CS2_MASK		((CONFIG_NANDFLASH_SIZE << 20) | 1)
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_CTRL		0x00001f60
271aa5f1f9dSTsiChungLiew #endif
272aa5f1f9dSTsiChungLiew 
273aa5f1f9dSTsiChungLiew #endif				/* _M5373EVB_H */
274