xref: /rk3399_rockchip-uboot/include/configs/M5373EVB.h (revision 0f3ba7e9783f352318f197a3148f6d5cc3d75bea)
1aa5f1f9dSTsiChungLiew /*
2aa5f1f9dSTsiChungLiew  * Configuation settings for the Freescale MCF5373 FireEngine board.
3aa5f1f9dSTsiChungLiew  *
4aa5f1f9dSTsiChungLiew  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5aa5f1f9dSTsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6aa5f1f9dSTsiChungLiew  *
7aa5f1f9dSTsiChungLiew  * See file CREDITS for list of people who contributed to this
8aa5f1f9dSTsiChungLiew  * project.
9aa5f1f9dSTsiChungLiew  *
10aa5f1f9dSTsiChungLiew  * This program is free software; you can redistribute it and/or
11aa5f1f9dSTsiChungLiew  * modify it under the terms of the GNU General Public License as
12aa5f1f9dSTsiChungLiew  * published by the Free Software Foundation; either version 2 of
13aa5f1f9dSTsiChungLiew  * the License, or (at your option) any later version.
14aa5f1f9dSTsiChungLiew  *
15aa5f1f9dSTsiChungLiew  * This program is distributed in the hope that it will be useful,
16aa5f1f9dSTsiChungLiew  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17aa5f1f9dSTsiChungLiew  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
18aa5f1f9dSTsiChungLiew  * GNU General Public License for more details.
19aa5f1f9dSTsiChungLiew  *
20aa5f1f9dSTsiChungLiew  * You should have received a copy of the GNU General Public License
21aa5f1f9dSTsiChungLiew  * along with this program; if not, write to the Free Software
22aa5f1f9dSTsiChungLiew  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23aa5f1f9dSTsiChungLiew  * MA 02111-1307 USA
24aa5f1f9dSTsiChungLiew  */
25aa5f1f9dSTsiChungLiew 
26aa5f1f9dSTsiChungLiew /*
27aa5f1f9dSTsiChungLiew  * board/config.h - configuration options, board specific
28aa5f1f9dSTsiChungLiew  */
29aa5f1f9dSTsiChungLiew 
30aa5f1f9dSTsiChungLiew #ifndef _M5373EVB_H
31aa5f1f9dSTsiChungLiew #define _M5373EVB_H
32aa5f1f9dSTsiChungLiew 
33aa5f1f9dSTsiChungLiew /*
34aa5f1f9dSTsiChungLiew  * High Level Configuration Options
35aa5f1f9dSTsiChungLiew  * (easy to change)
36aa5f1f9dSTsiChungLiew  */
37aa5f1f9dSTsiChungLiew #define CONFIG_MCF532x		/* define processor family */
38aa5f1f9dSTsiChungLiew #define CONFIG_M5373		/* define processor type */
39aa5f1f9dSTsiChungLiew 
40aa5f1f9dSTsiChungLiew #define CONFIG_MCFUART
41aa5f1f9dSTsiChungLiew #define CFG_UART_PORT		(0)
42aa5f1f9dSTsiChungLiew #define CONFIG_BAUDRATE		115200
43aa5f1f9dSTsiChungLiew #define CFG_BAUDRATE_TABLE	{ 9600 , 19200 , 38400 , 57600, 115200 }
44aa5f1f9dSTsiChungLiew 
45aa5f1f9dSTsiChungLiew #undef CONFIG_WATCHDOG
46aa5f1f9dSTsiChungLiew #define CONFIG_WATCHDOG_TIMEOUT	3360	/* timeout in ms, max is 3.36 sec */
47aa5f1f9dSTsiChungLiew 
48aa5f1f9dSTsiChungLiew /* Command line configuration */
49aa5f1f9dSTsiChungLiew #include <config_cmd_default.h>
50aa5f1f9dSTsiChungLiew 
51aa5f1f9dSTsiChungLiew #define CONFIG_CMD_CACHE
52aa5f1f9dSTsiChungLiew #define CONFIG_CMD_DATE
53aa5f1f9dSTsiChungLiew #define CONFIG_CMD_ELF
54aa5f1f9dSTsiChungLiew #define CONFIG_CMD_FLASH
55aa5f1f9dSTsiChungLiew #define CONFIG_CMD_I2C
56aa5f1f9dSTsiChungLiew #define CONFIG_CMD_MEMORY
57aa5f1f9dSTsiChungLiew #define CONFIG_CMD_MISC
58aa5f1f9dSTsiChungLiew #define CONFIG_CMD_MII
59aa5f1f9dSTsiChungLiew #define CONFIG_CMD_NET
60aa5f1f9dSTsiChungLiew #define CONFIG_CMD_PING
61aa5f1f9dSTsiChungLiew #define CONFIG_CMD_REGINFO
62aa5f1f9dSTsiChungLiew 
63aa5f1f9dSTsiChungLiew #ifdef NANDFLASH_SIZE
64aa5f1f9dSTsiChungLiew #      define CONFIG_CMD_NAND
65aa5f1f9dSTsiChungLiew #endif
66aa5f1f9dSTsiChungLiew 
67aa5f1f9dSTsiChungLiew #define CFG_UNIFY_CACHE
68aa5f1f9dSTsiChungLiew 
69aa5f1f9dSTsiChungLiew #define CONFIG_MCFFEC
70aa5f1f9dSTsiChungLiew #ifdef CONFIG_MCFFEC
71aa5f1f9dSTsiChungLiew #	define CONFIG_NET_MULTI		1
72aa5f1f9dSTsiChungLiew #	define CONFIG_MII		1
73*0f3ba7e9STsiChung Liew #	define CONFIG_MII_INIT		1
74aa5f1f9dSTsiChungLiew #	define CFG_DISCOVER_PHY
75aa5f1f9dSTsiChungLiew #	define CFG_RX_ETH_BUFFER	8
76aa5f1f9dSTsiChungLiew #	define CFG_FAULT_ECHO_LINK_DOWN
77aa5f1f9dSTsiChungLiew 
78aa5f1f9dSTsiChungLiew #	define CFG_FEC0_PINMUX		0
79aa5f1f9dSTsiChungLiew #	define CFG_FEC0_MIIBASE		CFG_FEC0_IOBASE
80aa5f1f9dSTsiChungLiew #	define MCFFEC_TOUT_LOOP 	50000
81aa5f1f9dSTsiChungLiew /* If CFG_DISCOVER_PHY is not defined - hardcoded */
82aa5f1f9dSTsiChungLiew #	ifndef CFG_DISCOVER_PHY
83aa5f1f9dSTsiChungLiew #		define FECDUPLEX	FULL
84aa5f1f9dSTsiChungLiew #		define FECSPEED		_100BASET
85aa5f1f9dSTsiChungLiew #	else
86aa5f1f9dSTsiChungLiew #		ifndef CFG_FAULT_ECHO_LINK_DOWN
87aa5f1f9dSTsiChungLiew #			define CFG_FAULT_ECHO_LINK_DOWN
88aa5f1f9dSTsiChungLiew #		endif
89aa5f1f9dSTsiChungLiew #	endif			/* CFG_DISCOVER_PHY */
90aa5f1f9dSTsiChungLiew #endif
91aa5f1f9dSTsiChungLiew 
92aa5f1f9dSTsiChungLiew #define CONFIG_MCFRTC
93aa5f1f9dSTsiChungLiew #undef RTC_DEBUG
94aa5f1f9dSTsiChungLiew 
95aa5f1f9dSTsiChungLiew /* Timer */
96aa5f1f9dSTsiChungLiew #define CONFIG_MCFTMR
97aa5f1f9dSTsiChungLiew #undef CONFIG_MCFPIT
98aa5f1f9dSTsiChungLiew 
99aa5f1f9dSTsiChungLiew /* I2C */
100aa5f1f9dSTsiChungLiew #define CONFIG_FSL_I2C
101aa5f1f9dSTsiChungLiew #define CONFIG_HARD_I2C		/* I2C with hw support */
102aa5f1f9dSTsiChungLiew #undef CONFIG_SOFT_I2C		/* I2C bit-banged */
103aa5f1f9dSTsiChungLiew #define CFG_I2C_SPEED		80000
104aa5f1f9dSTsiChungLiew #define CFG_I2C_SLAVE		0x7F
105aa5f1f9dSTsiChungLiew #define CFG_I2C_OFFSET		0x58000
106aa5f1f9dSTsiChungLiew #define CFG_IMMR		CFG_MBAR
107aa5f1f9dSTsiChungLiew 
108aa5f1f9dSTsiChungLiew #define CONFIG_BOOTDELAY	1	/* autoboot after 5 seconds */
109aa5f1f9dSTsiChungLiew #define CONFIG_UDP_CHECKSUM
110aa5f1f9dSTsiChungLiew 
111aa5f1f9dSTsiChungLiew #ifdef CONFIG_MCFFEC
112aa5f1f9dSTsiChungLiew #	define CONFIG_ETHADDR	00:e0:0c:bc:e5:60
113aa5f1f9dSTsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
114aa5f1f9dSTsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
115aa5f1f9dSTsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
116aa5f1f9dSTsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
117aa5f1f9dSTsiChungLiew #	define CONFIG_OVERWRITE_ETHADDR_ONCE
118aa5f1f9dSTsiChungLiew #endif				/* FEC_ENET */
119aa5f1f9dSTsiChungLiew 
120aa5f1f9dSTsiChungLiew #define CONFIG_HOSTNAME		M5373EVB
121aa5f1f9dSTsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS					\
122aa5f1f9dSTsiChungLiew 	"netdev=eth0\0"			\
123aa5f1f9dSTsiChungLiew 	"loadaddr=" MK_STR(CFG_LOAD_ADDR) "\0"	\
124aa5f1f9dSTsiChungLiew 	"u-boot=u-boot.bin\0"	\
125aa5f1f9dSTsiChungLiew 	"load=tftp ${loadaddr) ${u-boot}\0"	\
126aa5f1f9dSTsiChungLiew 	"upd=run load; run prog\0"	\
127aa5f1f9dSTsiChungLiew 	"prog=prot off 0 2ffff;"	\
128aa5f1f9dSTsiChungLiew 	"era 0 2ffff;"	\
129aa5f1f9dSTsiChungLiew 	"cp.b ${loadaddr} 0 ${filesize};"	\
130aa5f1f9dSTsiChungLiew 	"save\0"	\
131aa5f1f9dSTsiChungLiew 	""
132aa5f1f9dSTsiChungLiew 
133aa5f1f9dSTsiChungLiew #define CONFIG_PRAM		512	/* 512 KB */
134aa5f1f9dSTsiChungLiew #define CFG_PROMPT		"-> "
135aa5f1f9dSTsiChungLiew #define CFG_LONGHELP		/* undef to save memory */
136aa5f1f9dSTsiChungLiew 
137aa5f1f9dSTsiChungLiew #ifdef CONFIG_CMD_KGDB
138aa5f1f9dSTsiChungLiew #	define CFG_CBSIZE	1024	/* Console I/O Buffer Size */
139aa5f1f9dSTsiChungLiew #else
140aa5f1f9dSTsiChungLiew #	define CFG_CBSIZE	256	/* Console I/O Buffer Size */
141aa5f1f9dSTsiChungLiew #endif
142aa5f1f9dSTsiChungLiew 
143aa5f1f9dSTsiChungLiew #define CFG_PBSIZE			(CFG_CBSIZE+sizeof(CFG_PROMPT)+16)	/* Print Buffer Size */
144aa5f1f9dSTsiChungLiew #define CFG_MAXARGS		16	/* max number of command args */
145aa5f1f9dSTsiChungLiew #define CFG_BARGSIZE		CFG_CBSIZE	/* Boot Argument Buffer Size    */
146aa5f1f9dSTsiChungLiew #define CFG_LOAD_ADDR		0x40010000
147aa5f1f9dSTsiChungLiew 
148aa5f1f9dSTsiChungLiew #define CFG_HZ			1000
149aa5f1f9dSTsiChungLiew #define CFG_CLK			80000000
150aa5f1f9dSTsiChungLiew #define CFG_CPU_CLK		CFG_CLK * 3
151aa5f1f9dSTsiChungLiew 
152aa5f1f9dSTsiChungLiew #define CFG_MBAR		0xFC000000
153aa5f1f9dSTsiChungLiew 
154aa5f1f9dSTsiChungLiew #define CFG_LATCH_ADDR		(CFG_CS1_BASE + 0x80000)
155aa5f1f9dSTsiChungLiew 
156aa5f1f9dSTsiChungLiew /*
157aa5f1f9dSTsiChungLiew  * Low Level Configuration Settings
158aa5f1f9dSTsiChungLiew  * (address mappings, register initial values, etc.)
159aa5f1f9dSTsiChungLiew  * You should know what you are doing if you make changes here.
160aa5f1f9dSTsiChungLiew  */
161aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
162aa5f1f9dSTsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
163aa5f1f9dSTsiChungLiew  */
164aa5f1f9dSTsiChungLiew #define CFG_INIT_RAM_ADDR	0x80000000
165aa5f1f9dSTsiChungLiew #define CFG_INIT_RAM_END	0x8000	/* End of used area in internal SRAM */
166aa5f1f9dSTsiChungLiew #define CFG_INIT_RAM_CTRL	0x221
167aa5f1f9dSTsiChungLiew #define CFG_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */
168aa5f1f9dSTsiChungLiew #define CFG_GBL_DATA_OFFSET	((CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) - 0x10)
169aa5f1f9dSTsiChungLiew #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
170aa5f1f9dSTsiChungLiew 
171aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
172aa5f1f9dSTsiChungLiew  * Start addresses for the final memory configuration
173aa5f1f9dSTsiChungLiew  * (Set up by the startup code)
174aa5f1f9dSTsiChungLiew  * Please note that CFG_SDRAM_BASE _must_ start at 0
175aa5f1f9dSTsiChungLiew  */
176aa5f1f9dSTsiChungLiew #define CFG_SDRAM_BASE		0x40000000
177aa5f1f9dSTsiChungLiew #define CFG_SDRAM_SIZE		32	/* SDRAM size in MB */
178aa5f1f9dSTsiChungLiew #define CFG_SDRAM_CFG1		0x53722730
179aa5f1f9dSTsiChungLiew #define CFG_SDRAM_CFG2		0x56670000
180aa5f1f9dSTsiChungLiew #define CFG_SDRAM_CTRL		0xE1092000
181aa5f1f9dSTsiChungLiew #define CFG_SDRAM_EMOD		0x40010000
182aa5f1f9dSTsiChungLiew #define CFG_SDRAM_MODE		0x018D0000
183aa5f1f9dSTsiChungLiew 
184aa5f1f9dSTsiChungLiew #define CFG_MEMTEST_START	CFG_SDRAM_BASE + 0x400
185aa5f1f9dSTsiChungLiew #define CFG_MEMTEST_END		((CFG_SDRAM_SIZE - 3) << 20)
186aa5f1f9dSTsiChungLiew 
187aa5f1f9dSTsiChungLiew #define CFG_MONITOR_BASE	(CFG_FLASH_BASE + 0x400)
188aa5f1f9dSTsiChungLiew #define CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
189aa5f1f9dSTsiChungLiew 
190aa5f1f9dSTsiChungLiew #define CFG_BOOTPARAMS_LEN	64*1024
191aa5f1f9dSTsiChungLiew #define CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
192aa5f1f9dSTsiChungLiew 
193aa5f1f9dSTsiChungLiew /*
194aa5f1f9dSTsiChungLiew  * For booting Linux, the board info and command line data
195aa5f1f9dSTsiChungLiew  * have to be in the first 8 MB of memory, since this is
196aa5f1f9dSTsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
197aa5f1f9dSTsiChungLiew  */
198aa5f1f9dSTsiChungLiew #define CFG_BOOTMAPSZ		(CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20))
199aa5f1f9dSTsiChungLiew 
200aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
201aa5f1f9dSTsiChungLiew  * FLASH organization
202aa5f1f9dSTsiChungLiew  */
203aa5f1f9dSTsiChungLiew #define CFG_FLASH_CFI
204aa5f1f9dSTsiChungLiew #ifdef CFG_FLASH_CFI
205aa5f1f9dSTsiChungLiew #	define CFG_FLASH_CFI_DRIVER	1
206aa5f1f9dSTsiChungLiew #	define CFG_FLASH_SIZE		0x800000	/* Max size that the board might have */
207aa5f1f9dSTsiChungLiew #	define CFG_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
208aa5f1f9dSTsiChungLiew #	define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks */
209aa5f1f9dSTsiChungLiew #	define CFG_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
210aa5f1f9dSTsiChungLiew #	define CFG_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
211aa5f1f9dSTsiChungLiew #endif
212aa5f1f9dSTsiChungLiew 
213aa5f1f9dSTsiChungLiew #ifdef NANDFLASH_SIZE
214aa5f1f9dSTsiChungLiew #	define CFG_MAX_NAND_DEVICE	1
215aa5f1f9dSTsiChungLiew #	define CFG_NAND_BASE		CFG_CS2_BASE
216aa5f1f9dSTsiChungLiew #	define CFG_NAND_SIZE		1
217aa5f1f9dSTsiChungLiew #	define CFG_NAND_BASE_LIST	{ CFG_NAND_BASE }
218aa5f1f9dSTsiChungLiew #	define NAND_MAX_CHIPS		1
219aa5f1f9dSTsiChungLiew #	define NAND_ALLOW_ERASE_ALL	1
220aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_NAND	1
221aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_DEV		"nand0"
222aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_PART_SIZE	(CFG_CS2_MASK & ~1)
223aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_PART_OFFSET	0x00000000
224aa5f1f9dSTsiChungLiew #endif
225aa5f1f9dSTsiChungLiew 
226aa5f1f9dSTsiChungLiew #define CFG_FLASH_BASE		CFG_CS0_BASE
227aa5f1f9dSTsiChungLiew 
228aa5f1f9dSTsiChungLiew /* Configuration for environment
229aa5f1f9dSTsiChungLiew  * Environment is embedded in u-boot in the second sector of the flash
230aa5f1f9dSTsiChungLiew  */
231aa5f1f9dSTsiChungLiew #define CFG_ENV_OFFSET		0x4000
232aa5f1f9dSTsiChungLiew #define CFG_ENV_SECT_SIZE	0x2000
233aa5f1f9dSTsiChungLiew #define CFG_ENV_IS_IN_FLASH	1
234aa5f1f9dSTsiChungLiew #define CFG_ENV_IS_EMBEDDED	1
235aa5f1f9dSTsiChungLiew 
236aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
237aa5f1f9dSTsiChungLiew  * Cache Configuration
238aa5f1f9dSTsiChungLiew  */
239aa5f1f9dSTsiChungLiew #define CFG_CACHELINE_SIZE	16
240aa5f1f9dSTsiChungLiew 
241aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
242aa5f1f9dSTsiChungLiew  * Chipselect bank definitions
243aa5f1f9dSTsiChungLiew  */
244aa5f1f9dSTsiChungLiew /*
245aa5f1f9dSTsiChungLiew  * CS0 - NOR Flash 1, 2, 4, or 8MB
246aa5f1f9dSTsiChungLiew  * CS1 - CompactFlash and registers
247aa5f1f9dSTsiChungLiew  * CS2 - NAND Flash 16, 32, or 64MB
248aa5f1f9dSTsiChungLiew  * CS3 - Available
249aa5f1f9dSTsiChungLiew  * CS4 - Available
250aa5f1f9dSTsiChungLiew  * CS5 - Available
251aa5f1f9dSTsiChungLiew  */
252aa5f1f9dSTsiChungLiew #define CFG_CS0_BASE		0
253aa5f1f9dSTsiChungLiew #define CFG_CS0_MASK		0x007f0001
254aa5f1f9dSTsiChungLiew #define CFG_CS0_CTRL		0x00001fa0
255aa5f1f9dSTsiChungLiew 
256aa5f1f9dSTsiChungLiew #define CFG_CS1_BASE		0x10000000
257aa5f1f9dSTsiChungLiew #define CFG_CS1_MASK		0x001f0001
258aa5f1f9dSTsiChungLiew #define CFG_CS1_CTRL		0x002A3780
259aa5f1f9dSTsiChungLiew 
260aa5f1f9dSTsiChungLiew #ifdef NANDFLASH_SIZE
261aa5f1f9dSTsiChungLiew #define CFG_CS2_BASE		0x20000000
262aa5f1f9dSTsiChungLiew #define CFG_CS2_MASK		((NANDFLASH_SIZE << 20) | 1)
263aa5f1f9dSTsiChungLiew #define CFG_CS2_CTRL		0x00001f60
264aa5f1f9dSTsiChungLiew #endif
265aa5f1f9dSTsiChungLiew 
266aa5f1f9dSTsiChungLiew #endif				/* _M5373EVB_H */
267