xref: /rk3399_rockchip-uboot/include/configs/M5373EVB.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
1aa5f1f9dSTsiChungLiew /*
2aa5f1f9dSTsiChungLiew  * Configuation settings for the Freescale MCF5373 FireEngine board.
3aa5f1f9dSTsiChungLiew  *
42ee03c6eSAlison Wang  * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
5aa5f1f9dSTsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6aa5f1f9dSTsiChungLiew  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
8aa5f1f9dSTsiChungLiew  */
9aa5f1f9dSTsiChungLiew 
10aa5f1f9dSTsiChungLiew /*
11aa5f1f9dSTsiChungLiew  * board/config.h - configuration options, board specific
12aa5f1f9dSTsiChungLiew  */
13aa5f1f9dSTsiChungLiew 
14aa5f1f9dSTsiChungLiew #ifndef _M5373EVB_H
15aa5f1f9dSTsiChungLiew #define _M5373EVB_H
16aa5f1f9dSTsiChungLiew 
17aa5f1f9dSTsiChungLiew /*
18aa5f1f9dSTsiChungLiew  * High Level Configuration Options
19aa5f1f9dSTsiChungLiew  * (easy to change)
20aa5f1f9dSTsiChungLiew  */
21aa5f1f9dSTsiChungLiew 
22aa5f1f9dSTsiChungLiew #define CONFIG_MCFUART
236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
24aa5f1f9dSTsiChungLiew 
25aa5f1f9dSTsiChungLiew #undef CONFIG_WATCHDOG
26aa5f1f9dSTsiChungLiew #define CONFIG_WATCHDOG_TIMEOUT	3360	/* timeout in ms, max is 3.36 sec */
27aa5f1f9dSTsiChungLiew 
286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UNIFY_CACHE
29aa5f1f9dSTsiChungLiew 
30aa5f1f9dSTsiChungLiew #define CONFIG_MCFFEC
31aa5f1f9dSTsiChungLiew #ifdef CONFIG_MCFFEC
32aa5f1f9dSTsiChungLiew #	define CONFIG_MII		1
330f3ba7e9STsiChung Liew #	define CONFIG_MII_INIT		1
346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DISCOVER_PHY
356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_RX_ETH_BUFFER	8
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
37aa5f1f9dSTsiChungLiew 
386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_PINMUX		0
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
40aa5f1f9dSTsiChungLiew #	define MCFFEC_TOUT_LOOP		50000
416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	ifndef CONFIG_SYS_DISCOVER_PHY
43aa5f1f9dSTsiChungLiew #		define FECDUPLEX	FULL
44aa5f1f9dSTsiChungLiew #		define FECSPEED		_100BASET
45aa5f1f9dSTsiChungLiew #	else
466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
48aa5f1f9dSTsiChungLiew #		endif
496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	endif			/* CONFIG_SYS_DISCOVER_PHY */
50aa5f1f9dSTsiChungLiew #endif
51aa5f1f9dSTsiChungLiew 
52aa5f1f9dSTsiChungLiew #define CONFIG_MCFRTC
53aa5f1f9dSTsiChungLiew #undef RTC_DEBUG
54aa5f1f9dSTsiChungLiew 
55aa5f1f9dSTsiChungLiew /* Timer */
56aa5f1f9dSTsiChungLiew #define CONFIG_MCFTMR
57aa5f1f9dSTsiChungLiew #undef CONFIG_MCFPIT
58aa5f1f9dSTsiChungLiew 
59aa5f1f9dSTsiChungLiew /* I2C */
6000f792e0SHeiko Schocher #define CONFIG_SYS_I2C
6100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
6200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	80000
6300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
6400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x58000
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
66aa5f1f9dSTsiChungLiew 
67aa5f1f9dSTsiChungLiew #define CONFIG_UDP_CHECKSUM
68aa5f1f9dSTsiChungLiew 
69aa5f1f9dSTsiChungLiew #ifdef CONFIG_MCFFEC
70aa5f1f9dSTsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
71aa5f1f9dSTsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
72aa5f1f9dSTsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
73aa5f1f9dSTsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
74aa5f1f9dSTsiChungLiew #endif				/* FEC_ENET */
75aa5f1f9dSTsiChungLiew 
76aa5f1f9dSTsiChungLiew #define CONFIG_HOSTNAME		M5373EVB
77aa5f1f9dSTsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS					\
78aa5f1f9dSTsiChungLiew 	"netdev=eth0\0"			\
795368c55dSMarek Vasut 	"loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0"	\
80aa5f1f9dSTsiChungLiew 	"u-boot=u-boot.bin\0"	\
81aa5f1f9dSTsiChungLiew 	"load=tftp ${loadaddr) ${u-boot}\0"	\
82aa5f1f9dSTsiChungLiew 	"upd=run load; run prog\0"	\
8309933fb0SJason Jin 	"prog=prot off 0 3ffff;"	\
8409933fb0SJason Jin 	"era 0 3ffff;"	\
85aa5f1f9dSTsiChungLiew 	"cp.b ${loadaddr} 0 ${filesize};"	\
86aa5f1f9dSTsiChungLiew 	"save\0"	\
87aa5f1f9dSTsiChungLiew 	""
88aa5f1f9dSTsiChungLiew 
89aa5f1f9dSTsiChungLiew #define CONFIG_PRAM		512	/* 512 KB */
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
91aa5f1f9dSTsiChungLiew 
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x40010000
93aa5f1f9dSTsiChungLiew 
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK			80000000
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPU_CLK		CONFIG_SYS_CLK * 3
96aa5f1f9dSTsiChungLiew 
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0xFC000000
98aa5f1f9dSTsiChungLiew 
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LATCH_ADDR		(CONFIG_SYS_CS1_BASE + 0x80000)
100aa5f1f9dSTsiChungLiew 
101aa5f1f9dSTsiChungLiew /*
102aa5f1f9dSTsiChungLiew  * Low Level Configuration Settings
103aa5f1f9dSTsiChungLiew  * (address mappings, register initial values, etc.)
104aa5f1f9dSTsiChungLiew  * You should know what you are doing if you make changes here.
105aa5f1f9dSTsiChungLiew  */
106aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
107aa5f1f9dSTsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
108aa5f1f9dSTsiChungLiew  */
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
110553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x8000	/* Size of used area in internal SRAM */
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL	0x221
11225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
114aa5f1f9dSTsiChungLiew 
115aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
116aa5f1f9dSTsiChungLiew  * Start addresses for the final memory configuration
117aa5f1f9dSTsiChungLiew  * (Set up by the startup code)
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
119aa5f1f9dSTsiChungLiew  */
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x40000000
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		32	/* SDRAM size in MB */
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1		0x53722730
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x56670000
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL		0xE1092000
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD		0x40010000
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE		0x018D0000
127aa5f1f9dSTsiChungLiew 
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
130aa5f1f9dSTsiChungLiew 
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
133aa5f1f9dSTsiChungLiew 
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
136aa5f1f9dSTsiChungLiew 
137aa5f1f9dSTsiChungLiew /*
138aa5f1f9dSTsiChungLiew  * For booting Linux, the board info and command line data
139aa5f1f9dSTsiChungLiew  * have to be in the first 8 MB of memory, since this is
140aa5f1f9dSTsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
141aa5f1f9dSTsiChungLiew  */
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
143d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
144aa5f1f9dSTsiChungLiew 
145aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
146aa5f1f9dSTsiChungLiew  * FLASH organization
147aa5f1f9dSTsiChungLiew  */
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
15000b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x800000	/* Max size that the board might have */
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
156aa5f1f9dSTsiChungLiew #endif
157aa5f1f9dSTsiChungLiew 
1582ee03c6eSAlison Wang #ifdef CONFIG_NANDFLASH_SIZE
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_NAND_DEVICE	1
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_BASE		CONFIG_SYS_CS2_BASE
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_SIZE		1
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
163aa5f1f9dSTsiChungLiew #	define NAND_ALLOW_ERASE_ALL	1
164aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_NAND	1
165aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_DEV		"nand0"
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_JFFS2_PART_SIZE	(CONFIG_SYS_CS2_MASK & ~1)
167aa5f1f9dSTsiChungLiew #	define CONFIG_JFFS2_PART_OFFSET	0x00000000
168aa5f1f9dSTsiChungLiew #endif
169aa5f1f9dSTsiChungLiew 
1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
171aa5f1f9dSTsiChungLiew 
172aa5f1f9dSTsiChungLiew /* Configuration for environment
173aa5f1f9dSTsiChungLiew  * Environment is embedded in u-boot in the second sector of the flash
174aa5f1f9dSTsiChungLiew  */
1750e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4000
1760e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000
177aa5f1f9dSTsiChungLiew 
1785296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \
1795296cb1dSangelo@sysam.it 	. = DEFINED(env_offset) ? env_offset : .; \
180*0649cd0dSSimon Glass 	env/embedded.o(.text*);
1815296cb1dSangelo@sysam.it 
182aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
183aa5f1f9dSTsiChungLiew  * Cache Configuration
184aa5f1f9dSTsiChungLiew  */
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
186aa5f1f9dSTsiChungLiew 
187dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
188553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
189dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
190553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
191dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINVA)
192dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
193dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
194dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
195dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_EC | CF_CACR_CINVA | \
196dd9f054eSTsiChung Liew 					 CF_CACR_DCM_P)
197dd9f054eSTsiChung Liew 
198aa5f1f9dSTsiChungLiew /*-----------------------------------------------------------------------
199aa5f1f9dSTsiChungLiew  * Chipselect bank definitions
200aa5f1f9dSTsiChungLiew  */
201aa5f1f9dSTsiChungLiew /*
202aa5f1f9dSTsiChungLiew  * CS0 - NOR Flash 1, 2, 4, or 8MB
203aa5f1f9dSTsiChungLiew  * CS1 - CompactFlash and registers
204aa5f1f9dSTsiChungLiew  * CS2 - NAND Flash 16, 32, or 64MB
205aa5f1f9dSTsiChungLiew  * CS3 - Available
206aa5f1f9dSTsiChungLiew  * CS4 - Available
207aa5f1f9dSTsiChungLiew  * CS5 - Available
208aa5f1f9dSTsiChungLiew  */
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		0x007f0001
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00001fa0
212aa5f1f9dSTsiChungLiew 
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE		0x10000000
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK		0x001f0001
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL		0x002A3780
216aa5f1f9dSTsiChungLiew 
2172ee03c6eSAlison Wang #ifdef CONFIG_NANDFLASH_SIZE
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_BASE		0x20000000
2192ee03c6eSAlison Wang #define CONFIG_SYS_CS2_MASK		((CONFIG_NANDFLASH_SIZE << 20) | 1)
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_CTRL		0x00001f60
221aa5f1f9dSTsiChungLiew #endif
222aa5f1f9dSTsiChungLiew 
223aa5f1f9dSTsiChungLiew #endif				/* _M5373EVB_H */
224