18e585f02STsiChung Liew /* 28e585f02STsiChung Liew * Configuation settings for the Freescale MCF5329 FireEngine board. 38e585f02STsiChung Liew * 48e585f02STsiChung Liew * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 58e585f02STsiChung Liew * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 68e585f02STsiChung Liew * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 88e585f02STsiChung Liew */ 98e585f02STsiChung Liew 108e585f02STsiChung Liew /* 118e585f02STsiChung Liew * board/config.h - configuration options, board specific 128e585f02STsiChung Liew */ 138e585f02STsiChung Liew 148e585f02STsiChung Liew #ifndef _M5329EVB_H 158e585f02STsiChung Liew #define _M5329EVB_H 168e585f02STsiChung Liew 178e585f02STsiChung Liew /* 188e585f02STsiChung Liew * High Level Configuration Options 198e585f02STsiChung Liew * (easy to change) 208e585f02STsiChung Liew */ 218e585f02STsiChung Liew 229998bd37STsiChungLiew #define CONFIG_MCFUART 236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT (0) 248e585f02STsiChung Liew 258e585f02STsiChung Liew #undef CONFIG_WATCHDOG 268e585f02STsiChung Liew #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */ 278e585f02STsiChung Liew 286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UNIFY_CACHE 298e585f02STsiChung Liew 308e585f02STsiChung Liew #define CONFIG_MCFFEC 318e585f02STsiChung Liew #ifdef CONFIG_MCFFEC 328e585f02STsiChung Liew # define CONFIG_MII 1 330f3ba7e9STsiChung Liew # define CONFIG_MII_INIT 1 346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_DISCOVER_PHY 356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_RX_ETH_BUFFER 8 366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 378e585f02STsiChung Liew 386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC0_PINMUX 0 396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE 408e585f02STsiChung Liew # define MCFFEC_TOUT_LOOP 50000 416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ 426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # ifndef CONFIG_SYS_DISCOVER_PHY 438e585f02STsiChung Liew # define FECDUPLEX FULL 448e585f02STsiChung Liew # define FECSPEED _100BASET 458e585f02STsiChung Liew # else 466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 488e585f02STsiChung Liew # endif 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # endif /* CONFIG_SYS_DISCOVER_PHY */ 508e585f02STsiChung Liew #endif 518e585f02STsiChung Liew 528e585f02STsiChung Liew #define CONFIG_MCFRTC 538e585f02STsiChung Liew #undef RTC_DEBUG 548e585f02STsiChung Liew 558e585f02STsiChung Liew /* Timer */ 568e585f02STsiChung Liew #define CONFIG_MCFTMR 578e585f02STsiChung Liew #undef CONFIG_MCFPIT 588e585f02STsiChung Liew 59eaf9e447STsiChungLiew /* I2C */ 6000f792e0SHeiko Schocher #define CONFIG_SYS_I2C 6100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 6200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 80000 6300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 6400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 66eaf9e447STsiChungLiew 67ab77bc54STsiChungLiew #define CONFIG_UDP_CHECKSUM 68ab77bc54STsiChungLiew 698e585f02STsiChung Liew #ifdef CONFIG_MCFFEC 708e585f02STsiChung Liew # define CONFIG_IPADDR 192.162.1.2 718e585f02STsiChung Liew # define CONFIG_NETMASK 255.255.255.0 728e585f02STsiChung Liew # define CONFIG_SERVERIP 192.162.1.1 738e585f02STsiChung Liew # define CONFIG_GATEWAYIP 192.162.1.1 748e585f02STsiChung Liew #endif /* FEC_ENET */ 758e585f02STsiChung Liew 768e585f02STsiChung Liew #define CONFIG_HOSTNAME M5329EVB 778e585f02STsiChung Liew #define CONFIG_EXTRA_ENV_SETTINGS \ 788e585f02STsiChung Liew "netdev=eth0\0" \ 798e585f02STsiChung Liew "loadaddr=40010000\0" \ 808e585f02STsiChung Liew "u-boot=u-boot.bin\0" \ 818e585f02STsiChung Liew "load=tftp ${loadaddr) ${u-boot}\0" \ 828e585f02STsiChung Liew "upd=run load; run prog\0" \ 8309933fb0SJason Jin "prog=prot off 0 3ffff;" \ 8409933fb0SJason Jin "era 0 3ffff;" \ 858e585f02STsiChung Liew "cp.b ${loadaddr} 0 ${filesize};" \ 868e585f02STsiChung Liew "save\0" \ 878e585f02STsiChung Liew "" 888e585f02STsiChung Liew 898e585f02STsiChung Liew #define CONFIG_PRAM 512 /* 512 KB */ 906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 918e585f02STsiChung Liew 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x40010000 938e585f02STsiChung Liew 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK 80000000 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3 968e585f02STsiChung Liew 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR 0xFC000000 988e585f02STsiChung Liew 996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000) 1001a33ce65STsiChungLiew 1018e585f02STsiChung Liew /* 1028e585f02STsiChung Liew * Low Level Configuration Settings 1038e585f02STsiChung Liew * (address mappings, register initial values, etc.) 1048e585f02STsiChung Liew * You should know what you are doing if you make changes here. 1058e585f02STsiChung Liew */ 1068e585f02STsiChung Liew /*----------------------------------------------------------------------- 1078e585f02STsiChung Liew * Definitions for initial stack pointer and data area (in DPRAM) 1088e585f02STsiChung Liew */ 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 110553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_CTRL 0x221 11225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10) 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1148e585f02STsiChung Liew 1158e585f02STsiChung Liew /*----------------------------------------------------------------------- 1168e585f02STsiChung Liew * Start addresses for the final memory configuration 1178e585f02STsiChung Liew * (Set up by the startup code) 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 1198e585f02STsiChung Liew */ 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE 0x40000000 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */ 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1 0x53722730 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2 0x56670000 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL 0xE1092000 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD 0x40010000 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE 0x018D0000 1278e585f02STsiChung Liew 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) 1308e585f02STsiChung Liew 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 1338e585f02STsiChung Liew 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ 1368e585f02STsiChung Liew 1378e585f02STsiChung Liew /* 1388e585f02STsiChung Liew * For booting Linux, the board info and command line data 1398e585f02STsiChung Liew * have to be in the first 8 MB of memory, since this is 1408e585f02STsiChung Liew * the maximum mapped by the Linux kernel during initialization ?? 1418e585f02STsiChung Liew */ 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 143d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) 1448e585f02STsiChung Liew 1458e585f02STsiChung Liew /*----------------------------------------------------------------------- 1468e585f02STsiChung Liew * FLASH organization 1478e585f02STsiChung Liew */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI 15000b1883aSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_FLASH_CFI_DRIVER 1 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */ 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 1568e585f02STsiChung Liew #endif 1578e585f02STsiChung Liew 15896d94385Sstany MARCEL #ifdef CONFIG_NANDFLASH_SIZE 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MAX_NAND_DEVICE 1 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_NAND_SIZE 1 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 1631a33ce65STsiChungLiew # define NAND_ALLOW_ERASE_ALL 1 1641a33ce65STsiChungLiew # define CONFIG_JFFS2_NAND 1 1651a33ce65STsiChungLiew # define CONFIG_JFFS2_DEV "nand0" 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1) 1671a33ce65STsiChungLiew # define CONFIG_JFFS2_PART_OFFSET 0x00000000 1681a33ce65STsiChungLiew #endif 1691a33ce65STsiChungLiew 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 1718e585f02STsiChung Liew 1728e585f02STsiChung Liew /* Configuration for environment 1738e585f02STsiChung Liew * Environment is embedded in u-boot in the second sector of the flash 1748e585f02STsiChung Liew */ 1750e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET 0x4000 1760e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x2000 1778e585f02STsiChung Liew 1785296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \ 1795296cb1dSangelo@sysam.it . = DEFINED(env_offset) ? env_offset : .; \ 180*0649cd0dSSimon Glass env/embedded.o(.text*); 1815296cb1dSangelo@sysam.it 1828e585f02STsiChung Liew /*----------------------------------------------------------------------- 1838e585f02STsiChung Liew * Cache Configuration 1848e585f02STsiChung Liew */ 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 16 1868e585f02STsiChung Liew 187dd9f054eSTsiChung Liew #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 188553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 8) 189dd9f054eSTsiChung Liew #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 190553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 4) 191dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA) 192dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \ 193dd9f054eSTsiChung Liew CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 194dd9f054eSTsiChung Liew CF_ACR_EN | CF_ACR_SM_ALL) 195dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \ 196dd9f054eSTsiChung Liew CF_CACR_DCM_P) 197dd9f054eSTsiChung Liew 1988e585f02STsiChung Liew /*----------------------------------------------------------------------- 1998e585f02STsiChung Liew * Chipselect bank definitions 2008e585f02STsiChung Liew */ 2018e585f02STsiChung Liew /* 2028e585f02STsiChung Liew * CS0 - NOR Flash 1, 2, 4, or 8MB 2038e585f02STsiChung Liew * CS1 - CompactFlash and registers 2048e585f02STsiChung Liew * CS2 - NAND Flash 16, 32, or 64MB 2058e585f02STsiChung Liew * CS3 - Available 2068e585f02STsiChung Liew * CS4 - Available 2078e585f02STsiChung Liew * CS5 - Available 2088e585f02STsiChung Liew */ 2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE 0 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK 0x007f0001 2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL 0x00001fa0 2128e585f02STsiChung Liew 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_BASE 0x10000000 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_MASK 0x001f0001 2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS1_CTRL 0x002A3780 2168e585f02STsiChung Liew 21796d94385Sstany MARCEL #ifdef CONFIG_NANDFLASH_SIZE 2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_BASE 0x20000000 21996d94385Sstany MARCEL #define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1) 2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS2_CTRL 0x00001f60 2218e585f02STsiChung Liew #endif 2228e585f02STsiChung Liew 2238e585f02STsiChung Liew #endif /* _M5329EVB_H */ 224