xref: /rk3399_rockchip-uboot/include/configs/M5282EVB.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
1bf9e3b38Swdenk /*
2bf9e3b38Swdenk  * Configuation settings for the Motorola MC5282EVB board.
3bf9e3b38Swdenk  *
4bf9e3b38Swdenk  * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5bf9e3b38Swdenk  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7bf9e3b38Swdenk  */
8bf9e3b38Swdenk 
9bf9e3b38Swdenk /*
10bf9e3b38Swdenk  * board/config.h - configuration options, board specific
11bf9e3b38Swdenk  */
12bf9e3b38Swdenk 
134e5ca3ebSwdenk #ifndef _CONFIG_M5282EVB_H
144e5ca3ebSwdenk #define _CONFIG_M5282EVB_H
154e5ca3ebSwdenk 
16bf9e3b38Swdenk /*
17bf9e3b38Swdenk  * High Level Configuration Options
18bf9e3b38Swdenk  * (easy to change)
19bf9e3b38Swdenk  */
20f28e1bd9STsiChungLiew #define CONFIG_MCFTMR
214e5ca3ebSwdenk 
22f28e1bd9STsiChungLiew #define CONFIG_MCFUART
236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
24bf9e3b38Swdenk 
25f28e1bd9STsiChungLiew #undef	CONFIG_MONITOR_IS_IN_RAM	/* define if monitor is started from a pre-loader */
26bf9e3b38Swdenk 
27bf9e3b38Swdenk /* Configuration for environment
28bf9e3b38Swdenk  * Environment is embedded in u-boot in the second sector of the flash
29bf9e3b38Swdenk  */
300e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xffe04000
310e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
32bf9e3b38Swdenk 
335296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \
345296cb1dSangelo@sysam.it 	. = DEFINED(env_offset) ? env_offset : .; \
35*0649cd0dSSimon Glass 	env/embedded.o(.text*);
365296cb1dSangelo@sysam.it 
378353e139SJon Loeliger /*
38659e2f67SJon Loeliger  * BOOTP options
39659e2f67SJon Loeliger  */
40659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
41659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
42659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
43659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
44659e2f67SJon Loeliger 
45659e2f67SJon Loeliger /*
468353e139SJon Loeliger  * Command line configuration.
478353e139SJon Loeliger  */
48bf9e3b38Swdenk 
49f28e1bd9STsiChungLiew #define CONFIG_MCFFEC
50f28e1bd9STsiChungLiew #ifdef CONFIG_MCFFEC
51f28e1bd9STsiChungLiew #	define CONFIG_MII		1
520f3ba7e9STsiChung Liew #	define CONFIG_MII_INIT		1
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DISCOVER_PHY
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_RX_ETH_BUFFER	8
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
56f28e1bd9STsiChungLiew 
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_PINMUX		0
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
59f28e1bd9STsiChungLiew #	define MCFFEC_TOUT_LOOP		50000
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	ifndef CONFIG_SYS_DISCOVER_PHY
62f28e1bd9STsiChungLiew #		define FECDUPLEX	FULL
63f28e1bd9STsiChungLiew #		define FECSPEED		_100BASET
64f28e1bd9STsiChungLiew #	else
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
67f28e1bd9STsiChungLiew #		endif
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	endif			/* CONFIG_SYS_DISCOVER_PHY */
69f28e1bd9STsiChungLiew #endif
708353e139SJon Loeliger 
71f28e1bd9STsiChungLiew #ifdef CONFIG_MCFFEC
72f28e1bd9STsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
73f28e1bd9STsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
74f28e1bd9STsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
75f28e1bd9STsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
76f28e1bd9STsiChungLiew #endif				/* CONFIG_MCFFEC */
77f28e1bd9STsiChungLiew 
784cb4e654STsiChung Liew #define CONFIG_HOSTNAME		M5282EVB
79f28e1bd9STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS		\
80f28e1bd9STsiChungLiew 	"netdev=eth0\0"				\
81f28e1bd9STsiChungLiew 	"loadaddr=10000\0"			\
82f28e1bd9STsiChungLiew 	"u-boot=u-boot.bin\0"			\
83f28e1bd9STsiChungLiew 	"load=tftp ${loadaddr) ${u-boot}\0"	\
84f28e1bd9STsiChungLiew 	"upd=run load; run prog\0"		\
85f28e1bd9STsiChungLiew 	"prog=prot off ffe00000 ffe3ffff;"	\
86f28e1bd9STsiChungLiew 	"era ffe00000 ffe3ffff;"		\
87f28e1bd9STsiChungLiew 	"cp.b ${loadaddr} ffe00000 ${filesize};"\
88f28e1bd9STsiChungLiew 	"save\0"				\
89f28e1bd9STsiChungLiew 	""
90bf9e3b38Swdenk 
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_LONGHELP		/* undef to save memory         */
92bf9e3b38Swdenk 
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x20000
94bf9e3b38Swdenk 
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x400
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x380000
97bf9e3b38Swdenk 
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_CLK			64000000
99bf9e3b38Swdenk 
100f28e1bd9STsiChungLiew /* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
101f28e1bd9STsiChungLiew 
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MFD			0x02	/* PLL Multiplication Factor Devider */
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RFD			0x00	/* PLL Reduce Frecuency Devider */
104bf9e3b38Swdenk 
105bf9e3b38Swdenk /*
106bf9e3b38Swdenk  * Low Level Configuration Settings
107bf9e3b38Swdenk  * (address mappings, register initial values, etc.)
108bf9e3b38Swdenk  * You should know what you are doing if you make changes here.
109bf9e3b38Swdenk  */
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MBAR		0x40000000
111bf9e3b38Swdenk 
112bf9e3b38Swdenk /*-----------------------------------------------------------------------
113bf9e3b38Swdenk  * Definitions for initial stack pointer and data area (in DPRAM)
114bf9e3b38Swdenk  */
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
116553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x10000	/* Size of used area in internal SRAM    */
11725ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
119bf9e3b38Swdenk 
120bf9e3b38Swdenk /*-----------------------------------------------------------------------
121bf9e3b38Swdenk  * Start addresses for the final memory configuration
122bf9e3b38Swdenk  * (Set up by the startup code)
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
124bf9e3b38Swdenk  */
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x00000000
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_SDRAM_SIZE		16	/* SDRAM size in MB */
127012522feSTsiChung Liew #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_INT_FLASH_BASE	0xf0000000
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INT_FLASH_ENABLE	0x21
130bf9e3b38Swdenk 
131bf9e3b38Swdenk /* If M5282 port is fully implemented the monitor base will be behind
132bf9e3b38Swdenk  * the vector table. */
13314d0a02aSWolfgang Denk #if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
135f28e1bd9STsiChungLiew #else
13614d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_TEXT_BASE + 0x418)	/* 24 Byte for CFM-Config */
137f28e1bd9STsiChungLiew #endif
138bf9e3b38Swdenk 
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		0x20000
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
142bf9e3b38Swdenk 
143bf9e3b38Swdenk /*
144bf9e3b38Swdenk  * For booting Linux, the board info and command line data
145bf9e3b38Swdenk  * have to be in the first 8 MB of memory, since this is
146bf9e3b38Swdenk  * the maximum mapped by the Linux kernel during initialization ??
147bf9e3b38Swdenk  */
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
149bf9e3b38Swdenk 
150bf9e3b38Swdenk /*-----------------------------------------------------------------------
151bf9e3b38Swdenk  * FLASH organization
152bf9e3b38Swdenk  */
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
155f28e1bd9STsiChungLiew 
15600b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CHECKSUM
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
164f28e1bd9STsiChungLiew #endif
165bf9e3b38Swdenk 
166bf9e3b38Swdenk /*-----------------------------------------------------------------------
167bf9e3b38Swdenk  * Cache Configuration
168bf9e3b38Swdenk  */
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
170bf9e3b38Swdenk 
171dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
172553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
173dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
174553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
175dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV + CF_CACR_DCM)
176dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
177dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
178dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
179dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_DISD | \
180dd9f054eSTsiChung Liew 					 CF_CACR_CEIB | CF_CACR_DBWE | \
181dd9f054eSTsiChung Liew 					 CF_CACR_EUSP)
182dd9f054eSTsiChung Liew 
183bf9e3b38Swdenk /*-----------------------------------------------------------------------
184bf9e3b38Swdenk  * Memory bank definitions
185bf9e3b38Swdenk  */
186012522feSTsiChung Liew #define CONFIG_SYS_CS0_BASE		0xFFE00000
187012522feSTsiChung Liew #define CONFIG_SYS_CS0_CTRL		0x00001980
188012522feSTsiChung Liew #define CONFIG_SYS_CS0_MASK		0x001F0001
189012522feSTsiChung Liew 
190bf9e3b38Swdenk /*-----------------------------------------------------------------------
191bf9e3b38Swdenk  * Port configuration
192bf9e3b38Swdenk  */
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PACNT		0x0000000	/* Port A D[31:24] */
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PADDR		0x0000000
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PADAT		0x0000000
196bf9e3b38Swdenk 
1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBCNT		0x0000000	/* Port B D[23:16] */
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBDDR		0x0000000
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBDAT		0x0000000
200f28e1bd9STsiChungLiew 
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCCNT		0x0000000	/* Port C D[15:08] */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCDDR		0x0000000
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCDAT		0x0000000
204f28e1bd9STsiChungLiew 
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PDCNT		0x0000000	/* Port D D[07:00] */
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCDDR		0x0000000
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCDAT		0x0000000
208f28e1bd9STsiChungLiew 
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PEHLPAR		0xC0
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PUAPAR		0x0F	/* UA0..UA3 = Uart 0 +1 */
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDRUA		0x05
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PJPAR		0xFF
2134e5ca3ebSwdenk 
2144e5ca3ebSwdenk #endif				/* _CONFIG_M5282EVB_H */
215