1bf9e3b38Swdenk /* 2bf9e3b38Swdenk * Configuation settings for the Motorola MC5272C3 board. 3bf9e3b38Swdenk * 4bf9e3b38Swdenk * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de> 5bf9e3b38Swdenk * 6bf9e3b38Swdenk * See file CREDITS for list of people who contributed to this 7bf9e3b38Swdenk * project. 8bf9e3b38Swdenk * 9bf9e3b38Swdenk * This program is free software; you can redistribute it and/or 10bf9e3b38Swdenk * modify it under the terms of the GNU General Public License as 11bf9e3b38Swdenk * published by the Free Software Foundation; either version 2 of 12bf9e3b38Swdenk * the License, or (at your option) any later version. 13bf9e3b38Swdenk * 14bf9e3b38Swdenk * This program is distributed in the hope that it will be useful, 15bf9e3b38Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 16bf9e3b38Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17bf9e3b38Swdenk * GNU General Public License for more details. 18bf9e3b38Swdenk * 19bf9e3b38Swdenk * You should have received a copy of the GNU General Public License 20bf9e3b38Swdenk * along with this program; if not, write to the Free Software 21bf9e3b38Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22bf9e3b38Swdenk * MA 02111-1307 USA 23bf9e3b38Swdenk */ 244e5ca3ebSwdenk 25bf9e3b38Swdenk /* 26bf9e3b38Swdenk * board/config.h - configuration options, board specific 27bf9e3b38Swdenk */ 284e5ca3ebSwdenk 29bf9e3b38Swdenk #ifndef _M5272C3_H 30bf9e3b38Swdenk #define _M5272C3_H 31bf9e3b38Swdenk 32bf9e3b38Swdenk /* 33bf9e3b38Swdenk * High Level Configuration Options 34bf9e3b38Swdenk * (easy to change) 35bf9e3b38Swdenk */ 36bf9e3b38Swdenk #define CONFIG_MCF52x2 /* define processor family */ 37bf9e3b38Swdenk #define CONFIG_M5272 /* define processor type */ 384e5ca3ebSwdenk 39*f28e1bd9STsiChungLiew #define CONFIG_MCFTMR 404e5ca3ebSwdenk 41*f28e1bd9STsiChungLiew #define CONFIG_MCFUART 42*f28e1bd9STsiChungLiew #define CFG_UART_PORT (0) 43bf9e3b38Swdenk #define CONFIG_BAUDRATE 19200 44bf9e3b38Swdenk #define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 } 454e5ca3ebSwdenk 46*f28e1bd9STsiChungLiew #undef CONFIG_WATCHDOG 47bf9e3b38Swdenk #define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */ 48bf9e3b38Swdenk 49*f28e1bd9STsiChungLiew #undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */ 50bf9e3b38Swdenk 51bf9e3b38Swdenk /* Configuration for environment 52bf9e3b38Swdenk * Environment is embedded in u-boot in the second sector of the flash 53bf9e3b38Swdenk */ 54bf9e3b38Swdenk #ifndef CONFIG_MONITOR_IS_IN_RAM 55bf9e3b38Swdenk #define CFG_ENV_OFFSET 0x4000 56bf9e3b38Swdenk #define CFG_ENV_SECT_SIZE 0x2000 57bf9e3b38Swdenk #define CFG_ENV_IS_IN_FLASH 1 58bf9e3b38Swdenk #define CFG_ENV_IS_EMBEDDED 1 59bf9e3b38Swdenk #else 60bf9e3b38Swdenk #define CFG_ENV_ADDR 0xffe04000 61bf9e3b38Swdenk #define CFG_ENV_SECT_SIZE 0x2000 62bf9e3b38Swdenk #define CFG_ENV_IS_IN_FLASH 1 63bf9e3b38Swdenk #endif 64bf9e3b38Swdenk 658353e139SJon Loeliger /* 66659e2f67SJon Loeliger * BOOTP options 67659e2f67SJon Loeliger */ 68659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 69659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 70659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY 71659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 72659e2f67SJon Loeliger 73659e2f67SJon Loeliger /* 748353e139SJon Loeliger * Command line configuration. 758353e139SJon Loeliger */ 768353e139SJon Loeliger #include <config_cmd_default.h> 778353e139SJon Loeliger 788353e139SJon Loeliger #define CONFIG_CMD_MII 79*f28e1bd9STsiChungLiew #define CONFIG_CMD_NET 80*f28e1bd9STsiChungLiew #define CONFIG_CMD_PING 81*f28e1bd9STsiChungLiew #define CONFIG_CMD_MISC 82*f28e1bd9STsiChungLiew #define CONFIG_CMD_ELF 83*f28e1bd9STsiChungLiew #define CONFIG_CMD_FLASH 84*f28e1bd9STsiChungLiew #define CONFIG_CMD_MEMORY 858353e139SJon Loeliger 868353e139SJon Loeliger #undef CONFIG_CMD_LOADS 878353e139SJon Loeliger #undef CONFIG_CMD_LOADB 888353e139SJon Loeliger 89bf9e3b38Swdenk #define CONFIG_BOOTDELAY 5 90*f28e1bd9STsiChungLiew #define CONFIG_MCFFEC 91*f28e1bd9STsiChungLiew #ifdef CONFIG_MCFFEC 92*f28e1bd9STsiChungLiew # define CONFIG_NET_MULTI 1 93*f28e1bd9STsiChungLiew # define CONFIG_MII 1 94*f28e1bd9STsiChungLiew # define CFG_DISCOVER_PHY 95*f28e1bd9STsiChungLiew # define CFG_RX_ETH_BUFFER 8 96*f28e1bd9STsiChungLiew # define CFG_FAULT_ECHO_LINK_DOWN 97*f28e1bd9STsiChungLiew 98*f28e1bd9STsiChungLiew # define CFG_FEC0_PINMUX 0 99*f28e1bd9STsiChungLiew # define CFG_FEC0_MIIBASE CFG_FEC0_IOBASE 100*f28e1bd9STsiChungLiew # define MCFFEC_TOUT_LOOP 50000 101*f28e1bd9STsiChungLiew /* If CFG_DISCOVER_PHY is not defined - hardcoded */ 102*f28e1bd9STsiChungLiew # ifndef CFG_DISCOVER_PHY 103*f28e1bd9STsiChungLiew # define FECDUPLEX FULL 104*f28e1bd9STsiChungLiew # define FECSPEED _100BASET 105*f28e1bd9STsiChungLiew # else 106*f28e1bd9STsiChungLiew # ifndef CFG_FAULT_ECHO_LINK_DOWN 107*f28e1bd9STsiChungLiew # define CFG_FAULT_ECHO_LINK_DOWN 108*f28e1bd9STsiChungLiew # endif 109*f28e1bd9STsiChungLiew # endif /* CFG_DISCOVER_PHY */ 110*f28e1bd9STsiChungLiew #endif 111*f28e1bd9STsiChungLiew 112*f28e1bd9STsiChungLiew #ifdef CONFIG_MCFFEC 113*f28e1bd9STsiChungLiew # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60 114*f28e1bd9STsiChungLiew # define CONFIG_IPADDR 192.162.1.2 115*f28e1bd9STsiChungLiew # define CONFIG_NETMASK 255.255.255.0 116*f28e1bd9STsiChungLiew # define CONFIG_SERVERIP 192.162.1.1 117*f28e1bd9STsiChungLiew # define CONFIG_GATEWAYIP 192.162.1.1 118*f28e1bd9STsiChungLiew # define CONFIG_OVERWRITE_ETHADDR_ONCE 119*f28e1bd9STsiChungLiew #endif /* CONFIG_MCFFEC */ 120*f28e1bd9STsiChungLiew 121*f28e1bd9STsiChungLiew #define CONFIG_HOSTNAME M5272C3 122*f28e1bd9STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS \ 123*f28e1bd9STsiChungLiew "netdev=eth0\0" \ 124*f28e1bd9STsiChungLiew "loadaddr=10000\0" \ 125*f28e1bd9STsiChungLiew "u-boot=u-boot.bin\0" \ 126*f28e1bd9STsiChungLiew "load=tftp ${loadaddr) ${u-boot}\0" \ 127*f28e1bd9STsiChungLiew "upd=run load; run prog\0" \ 128*f28e1bd9STsiChungLiew "prog=prot off ffe00000 ffe3ffff;" \ 129*f28e1bd9STsiChungLiew "era ffe00000 ffe3ffff;" \ 130*f28e1bd9STsiChungLiew "cp.b ${loadaddr} ffe00000 ${filesize};"\ 131*f28e1bd9STsiChungLiew "save\0" \ 132*f28e1bd9STsiChungLiew "" 133bf9e3b38Swdenk 134bf9e3b38Swdenk #define CFG_PROMPT "-> " 135bf9e3b38Swdenk #define CFG_LONGHELP /* undef to save memory */ 136bf9e3b38Swdenk 1378353e139SJon Loeliger #if defined(CONFIG_CMD_KGDB) 138bf9e3b38Swdenk #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 139bf9e3b38Swdenk #else 140bf9e3b38Swdenk #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 141bf9e3b38Swdenk #endif 142*f28e1bd9STsiChungLiew 143bf9e3b38Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 144bf9e3b38Swdenk #define CFG_MAXARGS 16 /* max number of command args */ 145bf9e3b38Swdenk #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 146bf9e3b38Swdenk #define CFG_LOAD_ADDR 0x20000 147bf9e3b38Swdenk #define CFG_MEMTEST_START 0x400 148bf9e3b38Swdenk #define CFG_MEMTEST_END 0x380000 149bf9e3b38Swdenk #define CFG_HZ 1000 150bf9e3b38Swdenk #define CFG_CLK 66000000 151bf9e3b38Swdenk 152bf9e3b38Swdenk /* 153bf9e3b38Swdenk * Low Level Configuration Settings 154bf9e3b38Swdenk * (address mappings, register initial values, etc.) 155bf9e3b38Swdenk * You should know what you are doing if you make changes here. 156bf9e3b38Swdenk */ 157bf9e3b38Swdenk #define CFG_MBAR 0x10000000 /* Register Base Addrs */ 158bf9e3b38Swdenk #define CFG_SCR 0x0003; 159bf9e3b38Swdenk #define CFG_SPR 0xffff; 160bf9e3b38Swdenk 161bf9e3b38Swdenk /*----------------------------------------------------------------------- 162bf9e3b38Swdenk * Definitions for initial stack pointer and data area (in DPRAM) 163bf9e3b38Swdenk */ 164bf9e3b38Swdenk #define CFG_INIT_RAM_ADDR 0x20000000 165bf9e3b38Swdenk #define CFG_INIT_RAM_END 0x1000 /* End of used area in internal SRAM */ 166bf9e3b38Swdenk #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */ 167bf9e3b38Swdenk #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 168bf9e3b38Swdenk #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 169bf9e3b38Swdenk 170bf9e3b38Swdenk /*----------------------------------------------------------------------- 171bf9e3b38Swdenk * Start addresses for the final memory configuration 172bf9e3b38Swdenk * (Set up by the startup code) 173bf9e3b38Swdenk * Please note that CFG_SDRAM_BASE _must_ start at 0 174bf9e3b38Swdenk */ 175bf9e3b38Swdenk #define CFG_SDRAM_BASE 0x00000000 176bf9e3b38Swdenk #define CFG_SDRAM_SIZE 4 /* SDRAM size in MB */ 177bf9e3b38Swdenk #define CFG_FLASH_BASE 0xffe00000 178bf9e3b38Swdenk 179bf9e3b38Swdenk #ifdef CONFIG_MONITOR_IS_IN_RAM 180bf9e3b38Swdenk #define CFG_MONITOR_BASE 0x20000 181bf9e3b38Swdenk #else 182bf9e3b38Swdenk #define CFG_MONITOR_BASE (CFG_FLASH_BASE + 0x400) 183bf9e3b38Swdenk #endif 184bf9e3b38Swdenk 185bf9e3b38Swdenk #define CFG_MONITOR_LEN 0x20000 186bf9e3b38Swdenk #define CFG_MALLOC_LEN (256 << 10) 187bf9e3b38Swdenk #define CFG_BOOTPARAMS_LEN 64*1024 188bf9e3b38Swdenk 189bf9e3b38Swdenk /* 190bf9e3b38Swdenk * For booting Linux, the board info and command line data 191bf9e3b38Swdenk * have to be in the first 8 MB of memory, since this is 192bf9e3b38Swdenk * the maximum mapped by the Linux kernel during initialization ?? 193bf9e3b38Swdenk */ 194*f28e1bd9STsiChungLiew #define CFG_BOOTMAPSZ (CFG_SDRAM_BASE + (CFG_SDRAM_SIZE << 20)) 195bf9e3b38Swdenk 196bf9e3b38Swdenk /*----------------------------------------------------------------------- 197bf9e3b38Swdenk * FLASH organization 198bf9e3b38Swdenk */ 199bf9e3b38Swdenk #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ 200bf9e3b38Swdenk #define CFG_MAX_FLASH_SECT 11 /* max number of sectors on one chip */ 201bf9e3b38Swdenk #define CFG_FLASH_ERASE_TOUT 1000 202bf9e3b38Swdenk 203bf9e3b38Swdenk /*----------------------------------------------------------------------- 204bf9e3b38Swdenk * Cache Configuration 205bf9e3b38Swdenk */ 206bf9e3b38Swdenk #define CFG_CACHELINE_SIZE 16 207bf9e3b38Swdenk 208bf9e3b38Swdenk /*----------------------------------------------------------------------- 209bf9e3b38Swdenk * Memory bank definitions 210bf9e3b38Swdenk */ 211bf9e3b38Swdenk #define CFG_BR0_PRELIM 0xFFE00201 212bf9e3b38Swdenk #define CFG_OR0_PRELIM 0xFFE00014 213bf9e3b38Swdenk #define CFG_BR1_PRELIM 0 214bf9e3b38Swdenk #define CFG_OR1_PRELIM 0 215bf9e3b38Swdenk #define CFG_BR2_PRELIM 0x30000001 216bf9e3b38Swdenk #define CFG_OR2_PRELIM 0xFFF80000 217bf9e3b38Swdenk #define CFG_BR3_PRELIM 0 218bf9e3b38Swdenk #define CFG_OR3_PRELIM 0 219bf9e3b38Swdenk #define CFG_BR4_PRELIM 0 220bf9e3b38Swdenk #define CFG_OR4_PRELIM 0 221bf9e3b38Swdenk #define CFG_BR5_PRELIM 0 222bf9e3b38Swdenk #define CFG_OR5_PRELIM 0 223bf9e3b38Swdenk #define CFG_BR6_PRELIM 0 224bf9e3b38Swdenk #define CFG_OR6_PRELIM 0 225bf9e3b38Swdenk #define CFG_BR7_PRELIM 0x00000701 226bf9e3b38Swdenk #define CFG_OR7_PRELIM 0xFFC0007C 227bf9e3b38Swdenk 228bf9e3b38Swdenk /*----------------------------------------------------------------------- 229bf9e3b38Swdenk * Port configuration 230bf9e3b38Swdenk */ 231bf9e3b38Swdenk #define CFG_PACNT 0x00000000 232bf9e3b38Swdenk #define CFG_PADDR 0x0000 233bf9e3b38Swdenk #define CFG_PADAT 0x0000 234bf9e3b38Swdenk #define CFG_PBCNT 0x55554155 /* Ethernet/UART configuration */ 235bf9e3b38Swdenk #define CFG_PBDDR 0x0000 236bf9e3b38Swdenk #define CFG_PBDAT 0x0000 237bf9e3b38Swdenk #define CFG_PDCNT 0x00000000 238bf9e3b38Swdenk #endif /* _M5272C3_H */ 239