xref: /rk3399_rockchip-uboot/include/configs/M5272C3.h (revision dd9f054ede433de73b137987fb3dc066e8d24ebb)
1bf9e3b38Swdenk /*
2bf9e3b38Swdenk  * Configuation settings for the Motorola MC5272C3 board.
3bf9e3b38Swdenk  *
4bf9e3b38Swdenk  * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5bf9e3b38Swdenk  *
6bf9e3b38Swdenk  * See file CREDITS for list of people who contributed to this
7bf9e3b38Swdenk  * project.
8bf9e3b38Swdenk  *
9bf9e3b38Swdenk  * This program is free software; you can redistribute it and/or
10bf9e3b38Swdenk  * modify it under the terms of the GNU General Public License as
11bf9e3b38Swdenk  * published by the Free Software Foundation; either version 2 of
12bf9e3b38Swdenk  * the License, or (at your option) any later version.
13bf9e3b38Swdenk  *
14bf9e3b38Swdenk  * This program is distributed in the hope that it will be useful,
15bf9e3b38Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16bf9e3b38Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
17bf9e3b38Swdenk  * GNU General Public License for more details.
18bf9e3b38Swdenk  *
19bf9e3b38Swdenk  * You should have received a copy of the GNU General Public License
20bf9e3b38Swdenk  * along with this program; if not, write to the Free Software
21bf9e3b38Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22bf9e3b38Swdenk  * MA 02111-1307 USA
23bf9e3b38Swdenk  */
244e5ca3ebSwdenk 
25bf9e3b38Swdenk /*
26bf9e3b38Swdenk  * board/config.h - configuration options, board specific
27bf9e3b38Swdenk  */
284e5ca3ebSwdenk 
29bf9e3b38Swdenk #ifndef _M5272C3_H
30bf9e3b38Swdenk #define _M5272C3_H
31bf9e3b38Swdenk 
32bf9e3b38Swdenk /*
33bf9e3b38Swdenk  * High Level Configuration Options
34bf9e3b38Swdenk  * (easy to change)
35bf9e3b38Swdenk  */
36bf9e3b38Swdenk #define CONFIG_MCF52x2		/* define processor family */
37bf9e3b38Swdenk #define CONFIG_M5272		/* define processor type */
384e5ca3ebSwdenk 
39f28e1bd9STsiChungLiew #define CONFIG_MCFTMR
404e5ca3ebSwdenk 
41f28e1bd9STsiChungLiew #define CONFIG_MCFUART
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
4379e0799cSTsiChung Liew #define CONFIG_BAUDRATE		115200
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600 , 19200 , 38400 , 57600, 115200 }
454e5ca3ebSwdenk 
46f28e1bd9STsiChungLiew #undef CONFIG_WATCHDOG
47bf9e3b38Swdenk #define CONFIG_WATCHDOG_TIMEOUT 10000	/* timeout in milliseconds */
48bf9e3b38Swdenk 
49f28e1bd9STsiChungLiew #undef CONFIG_MONITOR_IS_IN_RAM	/* define if monitor is started from a pre-loader */
50bf9e3b38Swdenk 
51bf9e3b38Swdenk /* Configuration for environment
52bf9e3b38Swdenk  * Environment is embedded in u-boot in the second sector of the flash
53bf9e3b38Swdenk  */
54bf9e3b38Swdenk #ifndef CONFIG_MONITOR_IS_IN_RAM
550e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4000
560e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000
575a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
58bf9e3b38Swdenk #else
590e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xffe04000
600e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000
615a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
62bf9e3b38Swdenk #endif
63bf9e3b38Swdenk 
648353e139SJon Loeliger /*
65659e2f67SJon Loeliger  * BOOTP options
66659e2f67SJon Loeliger  */
67659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
68659e2f67SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
69659e2f67SJon Loeliger #define CONFIG_BOOTP_GATEWAY
70659e2f67SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
71659e2f67SJon Loeliger 
72659e2f67SJon Loeliger /*
738353e139SJon Loeliger  * Command line configuration.
748353e139SJon Loeliger  */
758353e139SJon Loeliger #include <config_cmd_default.h>
768353e139SJon Loeliger 
77*dd9f054eSTsiChung Liew #define CONFIG_CMD_CACHE
788353e139SJon Loeliger #define CONFIG_CMD_MII
79f28e1bd9STsiChungLiew #define CONFIG_CMD_NET
80f28e1bd9STsiChungLiew #define CONFIG_CMD_PING
81f28e1bd9STsiChungLiew #define CONFIG_CMD_MISC
82f28e1bd9STsiChungLiew #define CONFIG_CMD_ELF
83f28e1bd9STsiChungLiew #define CONFIG_CMD_FLASH
84f28e1bd9STsiChungLiew #define CONFIG_CMD_MEMORY
858353e139SJon Loeliger 
868353e139SJon Loeliger #undef CONFIG_CMD_LOADS
878353e139SJon Loeliger #undef CONFIG_CMD_LOADB
888353e139SJon Loeliger 
89bf9e3b38Swdenk #define CONFIG_BOOTDELAY	5
90f28e1bd9STsiChungLiew #define CONFIG_MCFFEC
91f28e1bd9STsiChungLiew #ifdef CONFIG_MCFFEC
92f28e1bd9STsiChungLiew #	define CONFIG_NET_MULTI		1
93f28e1bd9STsiChungLiew #	define CONFIG_MII		1
94d53cf6a9STsiChung Liew #	define CONFIG_MII_INIT		1
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_DISCOVER_PHY
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_RX_ETH_BUFFER	8
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
98f28e1bd9STsiChungLiew 
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_PINMUX		0
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
101f28e1bd9STsiChungLiew #	define MCFFEC_TOUT_LOOP		50000
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	ifndef CONFIG_SYS_DISCOVER_PHY
104f28e1bd9STsiChungLiew #		define FECDUPLEX	FULL
105f28e1bd9STsiChungLiew #		define FECSPEED		_100BASET
106f28e1bd9STsiChungLiew #	else
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
109f28e1bd9STsiChungLiew #		endif
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	endif			/* CONFIG_SYS_DISCOVER_PHY */
111f28e1bd9STsiChungLiew #endif
112f28e1bd9STsiChungLiew 
113f28e1bd9STsiChungLiew #ifdef CONFIG_MCFFEC
114f28e1bd9STsiChungLiew #	define CONFIG_ETHADDR	00:e0:0c:bc:e5:60
115f28e1bd9STsiChungLiew #	define CONFIG_IPADDR	192.162.1.2
116f28e1bd9STsiChungLiew #	define CONFIG_NETMASK	255.255.255.0
117f28e1bd9STsiChungLiew #	define CONFIG_SERVERIP	192.162.1.1
118f28e1bd9STsiChungLiew #	define CONFIG_GATEWAYIP	192.162.1.1
119f28e1bd9STsiChungLiew #	define CONFIG_OVERWRITE_ETHADDR_ONCE
120f28e1bd9STsiChungLiew #endif				/* CONFIG_MCFFEC */
121f28e1bd9STsiChungLiew 
122f28e1bd9STsiChungLiew #define CONFIG_HOSTNAME		M5272C3
123f28e1bd9STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS		\
124f28e1bd9STsiChungLiew 	"netdev=eth0\0"				\
125f28e1bd9STsiChungLiew 	"loadaddr=10000\0"			\
126f28e1bd9STsiChungLiew 	"u-boot=u-boot.bin\0"			\
127f28e1bd9STsiChungLiew 	"load=tftp ${loadaddr) ${u-boot}\0"	\
128f28e1bd9STsiChungLiew 	"upd=run load; run prog\0"		\
129f28e1bd9STsiChungLiew 	"prog=prot off ffe00000 ffe3ffff;"	\
130f28e1bd9STsiChungLiew 	"era ffe00000 ffe3ffff;"		\
131f28e1bd9STsiChungLiew 	"cp.b ${loadaddr} ffe00000 ${filesize};"\
132f28e1bd9STsiChungLiew 	"save\0"				\
133f28e1bd9STsiChungLiew 	""
134bf9e3b38Swdenk 
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"-> "
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
137bf9e3b38Swdenk 
1388353e139SJon Loeliger #if defined(CONFIG_CMD_KGDB)
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size      */
140bf9e3b38Swdenk #else
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size      */
142bf9e3b38Swdenk #endif
143f28e1bd9STsiChungLiew 
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16	/* max number of command args   */
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x20000
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x400
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x380000
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CLK			66000000
152bf9e3b38Swdenk 
153bf9e3b38Swdenk /*
154bf9e3b38Swdenk  * Low Level Configuration Settings
155bf9e3b38Swdenk  * (address mappings, register initial values, etc.)
156bf9e3b38Swdenk  * You should know what you are doing if you make changes here.
157bf9e3b38Swdenk  */
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SCR			0x0003
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPR			0xffff
161bf9e3b38Swdenk 
162bf9e3b38Swdenk /*-----------------------------------------------------------------------
163bf9e3b38Swdenk  * Definitions for initial stack pointer and data area (in DPRAM)
164bf9e3b38Swdenk  */
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x1000	/* End of used area in internal SRAM    */
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	64	/* size in bytes reserved for initial data */
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
170bf9e3b38Swdenk 
171bf9e3b38Swdenk /*-----------------------------------------------------------------------
172bf9e3b38Swdenk  * Start addresses for the final memory configuration
173bf9e3b38Swdenk  * (Set up by the startup code)
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
175bf9e3b38Swdenk  */
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x00000000
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		4	/* SDRAM size in MB */
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xffe00000
179bf9e3b38Swdenk 
180bf9e3b38Swdenk #ifdef	CONFIG_MONITOR_IS_IN_RAM
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	0x20000
182bf9e3b38Swdenk #else
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
184bf9e3b38Swdenk #endif
185bf9e3b38Swdenk 
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		0x20000
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
189bf9e3b38Swdenk 
190bf9e3b38Swdenk /*
191bf9e3b38Swdenk  * For booting Linux, the board info and command line data
192bf9e3b38Swdenk  * have to be in the first 8 MB of memory, since this is
193bf9e3b38Swdenk  * the maximum mapped by the Linux kernel during initialization ??
194bf9e3b38Swdenk  */
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
196bf9e3b38Swdenk 
197b202816cSTsiChung Liew /*
198bf9e3b38Swdenk  * FLASH organization
199bf9e3b38Swdenk  */
200b202816cSTsiChung Liew #define CONFIG_SYS_FLASH_CFI
201b202816cSTsiChung Liew #ifdef CONFIG_SYS_FLASH_CFI
202b202816cSTsiChung Liew #	define CONFIG_FLASH_CFI_DRIVER	1
203b202816cSTsiChung Liew #	define CONFIG_SYS_FLASH_SIZE		0x800000	/* Max size that the board might have */
204b202816cSTsiChung Liew #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
206b202816cSTsiChung Liew #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
207b202816cSTsiChung Liew #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
208b202816cSTsiChung Liew #endif
209bf9e3b38Swdenk 
210bf9e3b38Swdenk /*-----------------------------------------------------------------------
211bf9e3b38Swdenk  * Cache Configuration
212bf9e3b38Swdenk  */
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
214bf9e3b38Swdenk 
215*dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
216*dd9f054eSTsiChung Liew 					 CONFIG_SYS_INIT_RAM_END - 8)
217*dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
218*dd9f054eSTsiChung Liew 					 CONFIG_SYS_INIT_RAM_END - 4)
219*dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV | CF_CACR_INVI)
220*dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
221*dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
222*dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
223*dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CINV | \
224*dd9f054eSTsiChung Liew 					 CF_CACR_DISD | CF_CACR_INVI | \
225*dd9f054eSTsiChung Liew 					 CF_CACR_CEIB | CF_CACR_DCM | \
226*dd9f054eSTsiChung Liew 					 CF_CACR_EUSP)
227*dd9f054eSTsiChung Liew 
228bf9e3b38Swdenk /*-----------------------------------------------------------------------
229bf9e3b38Swdenk  * Memory bank definitions
230bf9e3b38Swdenk  */
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		0xFFE00201
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		0xFFE00014
2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0
2346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0x30000001
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0xFFF80000
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0
2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM		0
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM		0
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM		0
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM		0
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM		0
2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR6_PRELIM		0
2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR7_PRELIM		0x00000701
2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR7_PRELIM		0xFFC0007C
247bf9e3b38Swdenk 
248bf9e3b38Swdenk /*-----------------------------------------------------------------------
249bf9e3b38Swdenk  * Port configuration
250bf9e3b38Swdenk  */
2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PACNT		0x00000000
2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PADDR		0x0000
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PADAT		0x0000
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBCNT		0x55554155	/* Ethernet/UART configuration */
2556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBDDR		0x0000
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBDAT		0x0000
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PDCNT		0x00000000
258bf9e3b38Swdenk #endif				/* _M5272C3_H */
259