xref: /rk3399_rockchip-uboot/include/configs/M5253EVBE.h (revision dd9f054ede433de73b137987fb3dc066e8d24ebb)
1a1436a84STsiChungLiew /*
2a1436a84STsiChungLiew  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3a1436a84STsiChungLiew  * Hayden Fraser (Hayden.Fraser@freescale.com)
4a1436a84STsiChungLiew  *
5a1436a84STsiChungLiew  * See file CREDITS for list of people who contributed to this
6a1436a84STsiChungLiew  * project.
7a1436a84STsiChungLiew  *
8a1436a84STsiChungLiew  * This program is free software; you can redistribute it and/or
9a1436a84STsiChungLiew  * modify it under the terms of the GNU General Public License as
10a1436a84STsiChungLiew  * published by the Free Software Foundation; either version 2 of
11a1436a84STsiChungLiew  * the License, or (at your option) any later version.
12a1436a84STsiChungLiew  *
13a1436a84STsiChungLiew  * This program is distributed in the hope that it will be useful,
14a1436a84STsiChungLiew  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15a1436a84STsiChungLiew  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
16a1436a84STsiChungLiew  * GNU General Public License for more details.
17a1436a84STsiChungLiew  *
18a1436a84STsiChungLiew  * You should have received a copy of the GNU General Public License
19a1436a84STsiChungLiew  * along with this program; if not, write to the Free Software
20a1436a84STsiChungLiew  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21a1436a84STsiChungLiew  * MA 02111-1307 USA
22a1436a84STsiChungLiew  */
23a1436a84STsiChungLiew 
24a1436a84STsiChungLiew #ifndef _M5253EVBE_H
25a1436a84STsiChungLiew #define _M5253EVBE_H
26a1436a84STsiChungLiew 
27a1436a84STsiChungLiew #define CONFIG_MCF52x2		/* define processor family */
28a1436a84STsiChungLiew #define CONFIG_M5253		/* define processor type */
29a1436a84STsiChungLiew #define CONFIG_M5253EVBE	/* define board type */
30a1436a84STsiChungLiew 
31a1436a84STsiChungLiew #define CONFIG_MCFTMR
32a1436a84STsiChungLiew 
33a1436a84STsiChungLiew #define CONFIG_MCFUART
346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
3580ba61fdSTsiChung Liew #define CONFIG_BAUDRATE		115200
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600 , 19200 , 38400 , 57600, 115200 }
37a1436a84STsiChungLiew 
38a1436a84STsiChungLiew #undef CONFIG_WATCHDOG		/* disable watchdog */
39a1436a84STsiChungLiew 
40a1436a84STsiChungLiew #define CONFIG_BOOTDELAY	5
41a1436a84STsiChungLiew 
42a1436a84STsiChungLiew /* Configuration for environment
43a1436a84STsiChungLiew  * Environment is embedded in u-boot in the second sector of the flash
44a1436a84STsiChungLiew  */
45a1436a84STsiChungLiew #ifndef CONFIG_MONITOR_IS_IN_RAM
460e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4000
470e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000
485a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
49a1436a84STsiChungLiew #else
500e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		0xffe04000
510e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000
525a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
53a1436a84STsiChungLiew #endif
54a1436a84STsiChungLiew 
55a1436a84STsiChungLiew /*
56a1436a84STsiChungLiew  * BOOTP options
57a1436a84STsiChungLiew  */
58a1436a84STsiChungLiew #undef CONFIG_BOOTP_BOOTFILESIZE
59a1436a84STsiChungLiew #undef CONFIG_BOOTP_BOOTPATH
60a1436a84STsiChungLiew #undef CONFIG_BOOTP_GATEWAY
61a1436a84STsiChungLiew #undef CONFIG_BOOTP_HOSTNAME
62a1436a84STsiChungLiew 
63a1436a84STsiChungLiew /*
64a1436a84STsiChungLiew  * Command line configuration.
65a1436a84STsiChungLiew  */
66a1436a84STsiChungLiew #include <config_cmd_default.h>
67*dd9f054eSTsiChung Liew #define CONFIG_CMD_CACHE
68a1436a84STsiChungLiew #undef CONFIG_CMD_NET
69a1436a84STsiChungLiew #define CONFIG_CMD_LOADB
70a1436a84STsiChungLiew #define CONFIG_CMD_LOADS
71a1436a84STsiChungLiew #define CONFIG_CMD_EXT2
72a1436a84STsiChungLiew #define CONFIG_CMD_FAT
73a1436a84STsiChungLiew #define CONFIG_CMD_IDE
74a1436a84STsiChungLiew #define CONFIG_CMD_MEMORY
75a1436a84STsiChungLiew #define CONFIG_CMD_MISC
76a1436a84STsiChungLiew 
77a1436a84STsiChungLiew /* ATA */
78a1436a84STsiChungLiew #define CONFIG_DOS_PARTITION
79a1436a84STsiChungLiew #define CONFIG_MAC_PARTITION
80a1436a84STsiChungLiew #define CONFIG_IDE_RESET	1
81a1436a84STsiChungLiew #define CONFIG_IDE_PREINIT	1
82a1436a84STsiChungLiew #define CONFIG_ATAPI
83a1436a84STsiChungLiew #undef CONFIG_LBA48
84a1436a84STsiChungLiew 
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS		1
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE	2
87a1436a84STsiChungLiew 
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR	(CONFIG_SYS_MBAR2 + 0x800)
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_IDE0_OFFSET	0
90a1436a84STsiChungLiew 
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET	0xA0	/* Offset for data I/O */
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET	0xA0	/* Offset for normal register accesses */
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET	0xC0	/* Offset for alternate registers */
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_STRIDE		4	/* Interval between registers */
95a1436a84STsiChungLiew 
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"=> "
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
98a1436a84STsiChungLiew 
99a1436a84STsiChungLiew #if defined(CONFIG_CMD_KGDB)
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size */
101a1436a84STsiChungLiew #else
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
103a1436a84STsiChungLiew #endif
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
107a1436a84STsiChungLiew 
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x00100000
109a1436a84STsiChungLiew 
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x400
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x380000
112a1436a84STsiChungLiew 
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000
114a1436a84STsiChungLiew 
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_PLL_BYPASS		/* bypass PLL for test purpose */
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FAST_CLK
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FAST_CLK
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_PLLCR	0x1243E054
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_CLK		140000000
120a1436a84STsiChungLiew #else
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_PLLCR	0x135a4140
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_CLK		70000000
123a1436a84STsiChungLiew #endif
124a1436a84STsiChungLiew 
125a1436a84STsiChungLiew /*
126a1436a84STsiChungLiew  * Low Level Configuration Settings
127a1436a84STsiChungLiew  * (address mappings, register initial values, etc.)
128a1436a84STsiChungLiew  * You should know what you are doing if you make changes here.
129a1436a84STsiChungLiew  */
130a1436a84STsiChungLiew 
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR2		0x80000000	/* Module Base Addrs 2 */
133a1436a84STsiChungLiew 
134a1436a84STsiChungLiew /*
135a1436a84STsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
136a1436a84STsiChungLiew  */
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x10000	/* End of used area in internal SRAM */
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
142a1436a84STsiChungLiew 
143a1436a84STsiChungLiew /*
144a1436a84STsiChungLiew  * Start addresses for the final memory configuration
145a1436a84STsiChungLiew  * (Set up by the startup code)
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
147a1436a84STsiChungLiew  */
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x00000000
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		8	/* SDRAM size in MB */
150a1436a84STsiChungLiew 
151a1436a84STsiChungLiew #ifdef CONFIG_MONITOR_IS_IN_RAM
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	0x20000
153a1436a84STsiChungLiew #else
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
155a1436a84STsiChungLiew #endif
156a1436a84STsiChungLiew 
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		0x40000
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	(64*1024)
160a1436a84STsiChungLiew 
161a1436a84STsiChungLiew /*
162a1436a84STsiChungLiew  * For booting Linux, the board info and command line data
163a1436a84STsiChungLiew  * have to be in the first 8 MB of memory, since this is
164a1436a84STsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
165a1436a84STsiChungLiew  */
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
167d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
168a1436a84STsiChungLiew 
169a1436a84STsiChungLiew /* FLASH organization */
170012522feSTsiChung Liew #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	35	/* max number of sectors on one chip */
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	1000
174a1436a84STsiChungLiew 
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI		1
17600b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER	1
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		0x200000
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
179a1436a84STsiChungLiew 
180a1436a84STsiChungLiew /* Cache Configuration */
1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
182a1436a84STsiChungLiew 
183*dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
184*dd9f054eSTsiChung Liew 					 CONFIG_SYS_INIT_RAM_END - 8)
185*dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
186*dd9f054eSTsiChung Liew 					 CONFIG_SYS_INIT_RAM_END - 4)
187*dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_DCM)
188*dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_FLASH_BASE | \
189*dd9f054eSTsiChung Liew 					 CF_ADDRMASK(2) | \
190*dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
191*dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR1		(CONFIG_SYS_SDRAM_BASE | \
192*dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
193*dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
194*dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CEIB | \
195*dd9f054eSTsiChung Liew 					 CF_CACR_DBWE)
196*dd9f054eSTsiChung Liew 
197a1436a84STsiChungLiew /* Port configuration */
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FECI2C		0xF0
199a1436a84STsiChungLiew 
200012522feSTsiChung Liew #define CONFIG_SYS_CS0_BASE		0xFFE00000
201012522feSTsiChung Liew #define CONFIG_SYS_CS0_MASK		0x001F0021
202012522feSTsiChung Liew #define CONFIG_SYS_CS0_CTRL		0x00001D80
203a1436a84STsiChungLiew 
204a1436a84STsiChungLiew /*-----------------------------------------------------------------------
205a1436a84STsiChungLiew  * Port configuration
206a1436a84STsiChungLiew  */
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_FUNC		0x00000008	/* Set gpio pins: none */
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_FUNC		0x00df00f0	/* 36-39(SWITCH),48-52(FPGAs),54 */
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_EN		0x00000008	/* Set gpio output enable */
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_EN		0x00c70000	/* Set gpio output enable */
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_OUT		0x00000008	/* Set outputs to default state */
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_OUT		0x00c70000	/* Set outputs to default state */
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_LED		0x00400000	/* user led */
214a1436a84STsiChungLiew 
215a1436a84STsiChungLiew #endif				/* _M5253EVB_H */
216