16af3a0eaSjason /* Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 26d33c6acSTsiChung Liew * Hayden Fraser (Hayden.Fraser@freescale.com) 36d33c6acSTsiChung Liew * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 56d33c6acSTsiChung Liew */ 66d33c6acSTsiChung Liew 76d33c6acSTsiChung Liew #ifndef _M5253DEMO_H 86d33c6acSTsiChung Liew #define _M5253DEMO_H 96d33c6acSTsiChung Liew 106d33c6acSTsiChung Liew #define CONFIG_M5253DEMO /* define board type */ 116d33c6acSTsiChung Liew 126d33c6acSTsiChung Liew #define CONFIG_MCFTMR 136d33c6acSTsiChung Liew 146d33c6acSTsiChung Liew #define CONFIG_MCFUART 156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT (0) 166d33c6acSTsiChung Liew 176d33c6acSTsiChung Liew #undef CONFIG_WATCHDOG /* disable watchdog */ 186d33c6acSTsiChung Liew 196d33c6acSTsiChung Liew 206d33c6acSTsiChung Liew /* Configuration for environment 216d33c6acSTsiChung Liew * Environment is embedded in u-boot in the second sector of the flash 226d33c6acSTsiChung Liew */ 236d33c6acSTsiChung Liew #ifdef CONFIG_MONITOR_IS_IN_RAM 240e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_OFFSET 0x4000 250e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SECT_SIZE 0x1000 265a1aceb0SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_IS_IN_FLASH 1 276d33c6acSTsiChung Liew #else 286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000) 290e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SECT_SIZE 0x1000 305a1aceb0SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_IS_IN_FLASH 1 316d33c6acSTsiChung Liew #endif 326d33c6acSTsiChung Liew 335296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \ 345296cb1dSangelo@sysam.it . = DEFINED(env_offset) ? env_offset : .; \ 355296cb1dSangelo@sysam.it common/env_embedded.o (.text*); 365296cb1dSangelo@sysam.it 376d33c6acSTsiChung Liew /* 386d33c6acSTsiChung Liew * Command line configuration. 396d33c6acSTsiChung Liew */ 406d33c6acSTsiChung Liew 41*fc843a02SSimon Glass #ifdef CONFIG_IDE 426d33c6acSTsiChung Liew /* ATA */ 436d33c6acSTsiChung Liew # define CONFIG_IDE_RESET 1 446d33c6acSTsiChung Liew # define CONFIG_IDE_PREINIT 1 456d33c6acSTsiChung Liew # define CONFIG_ATAPI 466d33c6acSTsiChung Liew # undef CONFIG_LBA48 476d33c6acSTsiChung Liew 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_IDE_MAXBUS 1 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_IDE_MAXDEVICE 2 506d33c6acSTsiChung Liew 516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800) 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_IDE0_OFFSET 0 536d33c6acSTsiChung Liew 546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ 556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ 566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ 576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ 586d33c6acSTsiChung Liew #endif 596d33c6acSTsiChung Liew 606d33c6acSTsiChung Liew #define CONFIG_DRIVER_DM9000 616d33c6acSTsiChung Liew #ifdef CONFIG_DRIVER_DM9000 62012522feSTsiChung Liew # define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300) 636d33c6acSTsiChung Liew # define DM9000_IO CONFIG_DM9000_BASE 646d33c6acSTsiChung Liew # define DM9000_DATA (CONFIG_DM9000_BASE + 4) 656d33c6acSTsiChung Liew # undef CONFIG_DM9000_DEBUG 66f73e7d67SJason Jin # define CONFIG_DM9000_BYTE_SWAPPED 676d33c6acSTsiChung Liew 686d33c6acSTsiChung Liew # define CONFIG_OVERWRITE_ETHADDR_ONCE 696d33c6acSTsiChung Liew 706d33c6acSTsiChung Liew # define CONFIG_EXTRA_ENV_SETTINGS \ 716d33c6acSTsiChung Liew "netdev=eth0\0" \ 725368c55dSMarek Vasut "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 736d33c6acSTsiChung Liew "loadaddr=10000\0" \ 746d33c6acSTsiChung Liew "u-boot=u-boot.bin\0" \ 756d33c6acSTsiChung Liew "load=tftp ${loadaddr) ${u-boot}\0" \ 766d33c6acSTsiChung Liew "upd=run load; run prog\0" \ 77ac265f7fSTsiChung Liew "prog=prot off 0xff800000 0xff82ffff;" \ 78ac265f7fSTsiChung Liew "era 0xff800000 0xff82ffff;" \ 79f26a2473STsiChung Liew "cp.b ${loadaddr} 0xff800000 ${filesize};" \ 806d33c6acSTsiChung Liew "save\0" \ 816d33c6acSTsiChung Liew "" 826d33c6acSTsiChung Liew #endif 836d33c6acSTsiChung Liew 846d33c6acSTsiChung Liew #define CONFIG_HOSTNAME M5253DEMO 856d33c6acSTsiChung Liew 86eec567a6STsiChung Liew /* I2C */ 8700f792e0SHeiko Schocher #define CONFIG_SYS_I2C 8800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 8900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 80000 9000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 9100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280 926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C)) 946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF) 956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_SET (0) 96eec567a6STsiChung Liew 976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 986d33c6acSTsiChung Liew 996d33c6acSTsiChung Liew #if defined(CONFIG_CMD_KGDB) 1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 1016d33c6acSTsiChung Liew #else 1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 1036d33c6acSTsiChung Liew #endif 1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 1076d33c6acSTsiChung Liew 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x00100000 1096d33c6acSTsiChung Liew 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x400 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x380000 1126d33c6acSTsiChung Liew 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */ 1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FAST_CLK 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FAST_CLK 1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_PLLCR 0x1243E054 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CLK 140000000 1186d33c6acSTsiChung Liew #else 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_PLLCR 0x135a4140 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CLK 70000000 1216d33c6acSTsiChung Liew #endif 1226d33c6acSTsiChung Liew 1236d33c6acSTsiChung Liew /* 1246d33c6acSTsiChung Liew * Low Level Configuration Settings 1256d33c6acSTsiChung Liew * (address mappings, register initial values, etc.) 1266d33c6acSTsiChung Liew * You should know what you are doing if you make changes here. 1276d33c6acSTsiChung Liew */ 1286d33c6acSTsiChung Liew 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */ 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */ 1316d33c6acSTsiChung Liew 1326d33c6acSTsiChung Liew /* 1336d33c6acSTsiChung Liew * Definitions for initial stack pointer and data area (in DPRAM) 1346d33c6acSTsiChung Liew */ 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 136553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */ 13725ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1396d33c6acSTsiChung Liew 1406d33c6acSTsiChung Liew /* 1416d33c6acSTsiChung Liew * Start addresses for the final memory configuration 1426d33c6acSTsiChung Liew * (Set up by the startup code) 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 1446d33c6acSTsiChung Liew */ 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE 0x00000000 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ 1476d33c6acSTsiChung Liew 1486d33c6acSTsiChung Liew #ifdef CONFIG_MONITOR_IS_IN_RAM 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MONITOR_BASE 0x20000 1506d33c6acSTsiChung Liew #else 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 1526d33c6acSTsiChung Liew #endif 1536d33c6acSTsiChung Liew 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN 0x40000 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (256 << 10) 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024) 1576d33c6acSTsiChung Liew 1586d33c6acSTsiChung Liew /* 1596d33c6acSTsiChung Liew * For booting Linux, the board info and command line data 1606d33c6acSTsiChung Liew * have to be in the first 8 MB of memory, since this is 1616d33c6acSTsiChung Liew * the maximum mapped by the Linux kernel during initialization ?? 1626d33c6acSTsiChung Liew */ 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 164d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) 1656d33c6acSTsiChung Liew 1666d33c6acSTsiChung Liew /* FLASH organization */ 167012522feSTsiChung Liew #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */ 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 1000 1716d33c6acSTsiChung Liew 1726d33c6acSTsiChung Liew #define FLASH_SST6401B 0x200 1736d33c6acSTsiChung Liew #define SST_ID_xF6401B 0x236D236D 1746d33c6acSTsiChung Liew 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CFI 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI 1776d33c6acSTsiChung Liew /* 1786d33c6acSTsiChung Liew * Unable to use CFI driver, due to incompatible sector erase command by SST. 1796d33c6acSTsiChung Liew * Amd/Atmel use 0x30 for sector erase, SST use 0x50. 1806d33c6acSTsiChung Liew * 0x30 is block erase in SST 1816d33c6acSTsiChung Liew */ 1820de0afbcSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_FLASH_CFI_DRIVER 1 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_SIZE 0x800000 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 1856d33c6acSTsiChung Liew # define CONFIG_FLASH_CFI_LEGACY 1866d33c6acSTsiChung Liew #else 1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_SST_SECT 2048 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_SST_SECTSZ 0x1000 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_WRITE_TOUT 500 1906d33c6acSTsiChung Liew #endif 1916d33c6acSTsiChung Liew 1926d33c6acSTsiChung Liew /* Cache Configuration */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 16 1946d33c6acSTsiChung Liew 195dd9f054eSTsiChung Liew #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 196553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 8) 197dd9f054eSTsiChung Liew #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 198553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 4) 199dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM) 200dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \ 201dd9f054eSTsiChung Liew CF_ADDRMASK(8) | \ 202dd9f054eSTsiChung Liew CF_ACR_EN | CF_ACR_SM_ALL) 203dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \ 204dd9f054eSTsiChung Liew CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 205dd9f054eSTsiChung Liew CF_ACR_EN | CF_ACR_SM_ALL) 206dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \ 207dd9f054eSTsiChung Liew CF_CACR_DBWE) 208dd9f054eSTsiChung Liew 2096d33c6acSTsiChung Liew /* Port configuration */ 2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FECI2C 0xF0 2116d33c6acSTsiChung Liew 212012522feSTsiChung Liew #define CONFIG_SYS_CS0_BASE 0xFF800000 213012522feSTsiChung Liew #define CONFIG_SYS_CS0_MASK 0x007F0021 214012522feSTsiChung Liew #define CONFIG_SYS_CS0_CTRL 0x00001D80 2156d33c6acSTsiChung Liew 216012522feSTsiChung Liew #define CONFIG_SYS_CS1_BASE 0xE0000000 217012522feSTsiChung Liew #define CONFIG_SYS_CS1_MASK 0x00000001 218012522feSTsiChung Liew #define CONFIG_SYS_CS1_CTRL 0x00003DD8 2196d33c6acSTsiChung Liew 2206d33c6acSTsiChung Liew /*----------------------------------------------------------------------- 2216d33c6acSTsiChung Liew * Port configuration 2226d33c6acSTsiChung Liew */ 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */ 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */ 2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */ 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */ 2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */ 2296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */ 2306d33c6acSTsiChung Liew 2316d33c6acSTsiChung Liew #endif /* _M5253DEMO_H */ 232