1*6af3a0eaSjason /* Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 26d33c6acSTsiChung Liew * Hayden Fraser (Hayden.Fraser@freescale.com) 36d33c6acSTsiChung Liew * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 56d33c6acSTsiChung Liew */ 66d33c6acSTsiChung Liew 76d33c6acSTsiChung Liew #ifndef _M5253DEMO_H 86d33c6acSTsiChung Liew #define _M5253DEMO_H 96d33c6acSTsiChung Liew 106d33c6acSTsiChung Liew #define CONFIG_MCF52x2 /* define processor family */ 116d33c6acSTsiChung Liew #define CONFIG_M5253 /* define processor type */ 126d33c6acSTsiChung Liew #define CONFIG_M5253DEMO /* define board type */ 136d33c6acSTsiChung Liew 146d33c6acSTsiChung Liew #define CONFIG_MCFTMR 156d33c6acSTsiChung Liew 166d33c6acSTsiChung Liew #define CONFIG_MCFUART 176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT (0) 186d33c6acSTsiChung Liew #define CONFIG_BAUDRATE 115200 196d33c6acSTsiChung Liew 206d33c6acSTsiChung Liew #undef CONFIG_WATCHDOG /* disable watchdog */ 216d33c6acSTsiChung Liew 226d33c6acSTsiChung Liew #define CONFIG_BOOTDELAY 5 236d33c6acSTsiChung Liew 246d33c6acSTsiChung Liew /* Configuration for environment 256d33c6acSTsiChung Liew * Environment is embedded in u-boot in the second sector of the flash 266d33c6acSTsiChung Liew */ 276d33c6acSTsiChung Liew #ifdef CONFIG_MONITOR_IS_IN_RAM 280e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_OFFSET 0x4000 290e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SECT_SIZE 0x1000 305a1aceb0SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_IS_IN_FLASH 1 316d33c6acSTsiChung Liew #else 326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000) 330e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SECT_SIZE 0x1000 345a1aceb0SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_IS_IN_FLASH 1 356d33c6acSTsiChung Liew #endif 366d33c6acSTsiChung Liew 376d33c6acSTsiChung Liew /* 386d33c6acSTsiChung Liew * Command line configuration. 396d33c6acSTsiChung Liew */ 406d33c6acSTsiChung Liew #include <config_cmd_default.h> 416d33c6acSTsiChung Liew 42dd9f054eSTsiChung Liew #define CONFIG_CMD_CACHE 436d33c6acSTsiChung Liew #define CONFIG_CMD_LOADB 446d33c6acSTsiChung Liew #define CONFIG_CMD_LOADS 456d33c6acSTsiChung Liew #define CONFIG_CMD_EXT2 466d33c6acSTsiChung Liew #define CONFIG_CMD_FAT 476d33c6acSTsiChung Liew #define CONFIG_CMD_IDE 486d33c6acSTsiChung Liew #define CONFIG_CMD_MEMORY 496d33c6acSTsiChung Liew #define CONFIG_CMD_MISC 506d33c6acSTsiChung Liew #define CONFIG_CMD_PING 516d33c6acSTsiChung Liew 526d33c6acSTsiChung Liew #ifdef CONFIG_CMD_IDE 536d33c6acSTsiChung Liew /* ATA */ 546d33c6acSTsiChung Liew # define CONFIG_DOS_PARTITION 556d33c6acSTsiChung Liew # define CONFIG_MAC_PARTITION 566d33c6acSTsiChung Liew # define CONFIG_IDE_RESET 1 576d33c6acSTsiChung Liew # define CONFIG_IDE_PREINIT 1 586d33c6acSTsiChung Liew # define CONFIG_ATAPI 596d33c6acSTsiChung Liew # undef CONFIG_LBA48 606d33c6acSTsiChung Liew 616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_IDE_MAXBUS 1 626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_IDE_MAXDEVICE 2 636d33c6acSTsiChung Liew 646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800) 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_IDE0_OFFSET 0 666d33c6acSTsiChung Liew 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ 686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ 716d33c6acSTsiChung Liew #endif 726d33c6acSTsiChung Liew 736d33c6acSTsiChung Liew #define CONFIG_DRIVER_DM9000 746d33c6acSTsiChung Liew #ifdef CONFIG_DRIVER_DM9000 75012522feSTsiChung Liew # define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300) 766d33c6acSTsiChung Liew # define DM9000_IO CONFIG_DM9000_BASE 776d33c6acSTsiChung Liew # define DM9000_DATA (CONFIG_DM9000_BASE + 4) 786d33c6acSTsiChung Liew # undef CONFIG_DM9000_DEBUG 79f73e7d67SJason Jin # define CONFIG_DM9000_BYTE_SWAPPED 806d33c6acSTsiChung Liew 816d33c6acSTsiChung Liew # define CONFIG_OVERWRITE_ETHADDR_ONCE 826d33c6acSTsiChung Liew 836d33c6acSTsiChung Liew # define CONFIG_EXTRA_ENV_SETTINGS \ 846d33c6acSTsiChung Liew "netdev=eth0\0" \ 855368c55dSMarek Vasut "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 866d33c6acSTsiChung Liew "loadaddr=10000\0" \ 876d33c6acSTsiChung Liew "u-boot=u-boot.bin\0" \ 886d33c6acSTsiChung Liew "load=tftp ${loadaddr) ${u-boot}\0" \ 896d33c6acSTsiChung Liew "upd=run load; run prog\0" \ 90ac265f7fSTsiChung Liew "prog=prot off 0xff800000 0xff82ffff;" \ 91ac265f7fSTsiChung Liew "era 0xff800000 0xff82ffff;" \ 92f26a2473STsiChung Liew "cp.b ${loadaddr} 0xff800000 ${filesize};" \ 936d33c6acSTsiChung Liew "save\0" \ 946d33c6acSTsiChung Liew "" 956d33c6acSTsiChung Liew #endif 966d33c6acSTsiChung Liew 976d33c6acSTsiChung Liew #define CONFIG_HOSTNAME M5253DEMO 986d33c6acSTsiChung Liew 99eec567a6STsiChung Liew /* I2C */ 10000f792e0SHeiko Schocher #define CONFIG_SYS_I2C 10100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 10200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 80000 10300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 10400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C)) 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF) 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_SET (0) 109eec567a6STsiChung Liew 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 1116d33c6acSTsiChung Liew 1126d33c6acSTsiChung Liew #if defined(CONFIG_CMD_KGDB) 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 1146d33c6acSTsiChung Liew #else 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 1166d33c6acSTsiChung Liew #endif 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 1206d33c6acSTsiChung Liew 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x00100000 1226d33c6acSTsiChung Liew 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x400 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x380000 1256d33c6acSTsiChung Liew 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */ 1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FAST_CLK 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FAST_CLK 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_PLLCR 0x1243E054 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CLK 140000000 1316d33c6acSTsiChung Liew #else 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_PLLCR 0x135a4140 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CLK 70000000 1346d33c6acSTsiChung Liew #endif 1356d33c6acSTsiChung Liew 1366d33c6acSTsiChung Liew /* 1376d33c6acSTsiChung Liew * Low Level Configuration Settings 1386d33c6acSTsiChung Liew * (address mappings, register initial values, etc.) 1396d33c6acSTsiChung Liew * You should know what you are doing if you make changes here. 1406d33c6acSTsiChung Liew */ 1416d33c6acSTsiChung Liew 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */ 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */ 1446d33c6acSTsiChung Liew 1456d33c6acSTsiChung Liew /* 1466d33c6acSTsiChung Liew * Definitions for initial stack pointer and data area (in DPRAM) 1476d33c6acSTsiChung Liew */ 1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 149553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */ 15025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1526d33c6acSTsiChung Liew 1536d33c6acSTsiChung Liew /* 1546d33c6acSTsiChung Liew * Start addresses for the final memory configuration 1556d33c6acSTsiChung Liew * (Set up by the startup code) 1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 1576d33c6acSTsiChung Liew */ 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE 0x00000000 1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ 1606d33c6acSTsiChung Liew 1616d33c6acSTsiChung Liew #ifdef CONFIG_MONITOR_IS_IN_RAM 1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MONITOR_BASE 0x20000 1636d33c6acSTsiChung Liew #else 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 1656d33c6acSTsiChung Liew #endif 1666d33c6acSTsiChung Liew 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN 0x40000 1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (256 << 10) 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024) 1706d33c6acSTsiChung Liew 1716d33c6acSTsiChung Liew /* 1726d33c6acSTsiChung Liew * For booting Linux, the board info and command line data 1736d33c6acSTsiChung Liew * have to be in the first 8 MB of memory, since this is 1746d33c6acSTsiChung Liew * the maximum mapped by the Linux kernel during initialization ?? 1756d33c6acSTsiChung Liew */ 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 177d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) 1786d33c6acSTsiChung Liew 1796d33c6acSTsiChung Liew /* FLASH organization */ 180012522feSTsiChung Liew #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */ 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 1000 1846d33c6acSTsiChung Liew 1856d33c6acSTsiChung Liew #define FLASH_SST6401B 0x200 1866d33c6acSTsiChung Liew #define SST_ID_xF6401B 0x236D236D 1876d33c6acSTsiChung Liew 1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CFI 1896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI 1906d33c6acSTsiChung Liew /* 1916d33c6acSTsiChung Liew * Unable to use CFI driver, due to incompatible sector erase command by SST. 1926d33c6acSTsiChung Liew * Amd/Atmel use 0x30 for sector erase, SST use 0x50. 1936d33c6acSTsiChung Liew * 0x30 is block erase in SST 1946d33c6acSTsiChung Liew */ 1950de0afbcSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_FLASH_CFI_DRIVER 1 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_SIZE 0x800000 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 1986d33c6acSTsiChung Liew # define CONFIG_FLASH_CFI_LEGACY 1996d33c6acSTsiChung Liew #else 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_SST_SECT 2048 2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_SST_SECTSZ 0x1000 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_WRITE_TOUT 500 2036d33c6acSTsiChung Liew #endif 2046d33c6acSTsiChung Liew 2056d33c6acSTsiChung Liew /* Cache Configuration */ 2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 16 2076d33c6acSTsiChung Liew 208dd9f054eSTsiChung Liew #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 209553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 8) 210dd9f054eSTsiChung Liew #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 211553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 4) 212dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM) 213dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \ 214dd9f054eSTsiChung Liew CF_ADDRMASK(8) | \ 215dd9f054eSTsiChung Liew CF_ACR_EN | CF_ACR_SM_ALL) 216dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \ 217dd9f054eSTsiChung Liew CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 218dd9f054eSTsiChung Liew CF_ACR_EN | CF_ACR_SM_ALL) 219dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \ 220dd9f054eSTsiChung Liew CF_CACR_DBWE) 221dd9f054eSTsiChung Liew 2226d33c6acSTsiChung Liew /* Port configuration */ 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FECI2C 0xF0 2246d33c6acSTsiChung Liew 225012522feSTsiChung Liew #define CONFIG_SYS_CS0_BASE 0xFF800000 226012522feSTsiChung Liew #define CONFIG_SYS_CS0_MASK 0x007F0021 227012522feSTsiChung Liew #define CONFIG_SYS_CS0_CTRL 0x00001D80 2286d33c6acSTsiChung Liew 229012522feSTsiChung Liew #define CONFIG_SYS_CS1_BASE 0xE0000000 230012522feSTsiChung Liew #define CONFIG_SYS_CS1_MASK 0x00000001 231012522feSTsiChung Liew #define CONFIG_SYS_CS1_CTRL 0x00003DD8 2326d33c6acSTsiChung Liew 2336d33c6acSTsiChung Liew /*----------------------------------------------------------------------- 2346d33c6acSTsiChung Liew * Port configuration 2356d33c6acSTsiChung Liew */ 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */ 2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */ 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */ 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */ 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */ 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */ 2436d33c6acSTsiChung Liew 2446d33c6acSTsiChung Liew #endif /* _M5253DEMO_H */ 245