16af3a0eaSjason /* Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 26d33c6acSTsiChung Liew * Hayden Fraser (Hayden.Fraser@freescale.com) 36d33c6acSTsiChung Liew * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 56d33c6acSTsiChung Liew */ 66d33c6acSTsiChung Liew 76d33c6acSTsiChung Liew #ifndef _M5253DEMO_H 86d33c6acSTsiChung Liew #define _M5253DEMO_H 96d33c6acSTsiChung Liew 106d33c6acSTsiChung Liew #define CONFIG_M5253DEMO /* define board type */ 116d33c6acSTsiChung Liew 126d33c6acSTsiChung Liew #define CONFIG_MCFTMR 136d33c6acSTsiChung Liew 146d33c6acSTsiChung Liew #define CONFIG_MCFUART 156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT (0) 166d33c6acSTsiChung Liew #define CONFIG_BAUDRATE 115200 176d33c6acSTsiChung Liew 186d33c6acSTsiChung Liew #undef CONFIG_WATCHDOG /* disable watchdog */ 196d33c6acSTsiChung Liew 206d33c6acSTsiChung Liew #define CONFIG_BOOTDELAY 5 216d33c6acSTsiChung Liew 226d33c6acSTsiChung Liew /* Configuration for environment 236d33c6acSTsiChung Liew * Environment is embedded in u-boot in the second sector of the flash 246d33c6acSTsiChung Liew */ 256d33c6acSTsiChung Liew #ifdef CONFIG_MONITOR_IS_IN_RAM 260e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_OFFSET 0x4000 270e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SECT_SIZE 0x1000 285a1aceb0SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_IS_IN_FLASH 1 296d33c6acSTsiChung Liew #else 306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000) 310e8d1586SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_SECT_SIZE 0x1000 325a1aceb0SJean-Christophe PLAGNIOL-VILLARD # define CONFIG_ENV_IS_IN_FLASH 1 336d33c6acSTsiChung Liew #endif 346d33c6acSTsiChung Liew 35*5296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \ 36*5296cb1dSangelo@sysam.it . = DEFINED(env_offset) ? env_offset : .; \ 37*5296cb1dSangelo@sysam.it common/env_embedded.o (.text*); 38*5296cb1dSangelo@sysam.it 396d33c6acSTsiChung Liew /* 406d33c6acSTsiChung Liew * Command line configuration. 416d33c6acSTsiChung Liew */ 426d33c6acSTsiChung Liew #include <config_cmd_default.h> 436d33c6acSTsiChung Liew 44dd9f054eSTsiChung Liew #define CONFIG_CMD_CACHE 456d33c6acSTsiChung Liew #define CONFIG_CMD_LOADB 466d33c6acSTsiChung Liew #define CONFIG_CMD_LOADS 476d33c6acSTsiChung Liew #define CONFIG_CMD_EXT2 486d33c6acSTsiChung Liew #define CONFIG_CMD_FAT 496d33c6acSTsiChung Liew #define CONFIG_CMD_IDE 506d33c6acSTsiChung Liew #define CONFIG_CMD_MEMORY 516d33c6acSTsiChung Liew #define CONFIG_CMD_MISC 526d33c6acSTsiChung Liew #define CONFIG_CMD_PING 536d33c6acSTsiChung Liew 546d33c6acSTsiChung Liew #ifdef CONFIG_CMD_IDE 556d33c6acSTsiChung Liew /* ATA */ 566d33c6acSTsiChung Liew # define CONFIG_DOS_PARTITION 576d33c6acSTsiChung Liew # define CONFIG_MAC_PARTITION 586d33c6acSTsiChung Liew # define CONFIG_IDE_RESET 1 596d33c6acSTsiChung Liew # define CONFIG_IDE_PREINIT 1 606d33c6acSTsiChung Liew # define CONFIG_ATAPI 616d33c6acSTsiChung Liew # undef CONFIG_LBA48 626d33c6acSTsiChung Liew 636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_IDE_MAXBUS 1 646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_IDE_MAXDEVICE 2 656d33c6acSTsiChung Liew 666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800) 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_IDE0_OFFSET 0 686d33c6acSTsiChung Liew 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ 706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ 736d33c6acSTsiChung Liew #endif 746d33c6acSTsiChung Liew 756d33c6acSTsiChung Liew #define CONFIG_DRIVER_DM9000 766d33c6acSTsiChung Liew #ifdef CONFIG_DRIVER_DM9000 77012522feSTsiChung Liew # define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300) 786d33c6acSTsiChung Liew # define DM9000_IO CONFIG_DM9000_BASE 796d33c6acSTsiChung Liew # define DM9000_DATA (CONFIG_DM9000_BASE + 4) 806d33c6acSTsiChung Liew # undef CONFIG_DM9000_DEBUG 81f73e7d67SJason Jin # define CONFIG_DM9000_BYTE_SWAPPED 826d33c6acSTsiChung Liew 836d33c6acSTsiChung Liew # define CONFIG_OVERWRITE_ETHADDR_ONCE 846d33c6acSTsiChung Liew 856d33c6acSTsiChung Liew # define CONFIG_EXTRA_ENV_SETTINGS \ 866d33c6acSTsiChung Liew "netdev=eth0\0" \ 875368c55dSMarek Vasut "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 886d33c6acSTsiChung Liew "loadaddr=10000\0" \ 896d33c6acSTsiChung Liew "u-boot=u-boot.bin\0" \ 906d33c6acSTsiChung Liew "load=tftp ${loadaddr) ${u-boot}\0" \ 916d33c6acSTsiChung Liew "upd=run load; run prog\0" \ 92ac265f7fSTsiChung Liew "prog=prot off 0xff800000 0xff82ffff;" \ 93ac265f7fSTsiChung Liew "era 0xff800000 0xff82ffff;" \ 94f26a2473STsiChung Liew "cp.b ${loadaddr} 0xff800000 ${filesize};" \ 956d33c6acSTsiChung Liew "save\0" \ 966d33c6acSTsiChung Liew "" 976d33c6acSTsiChung Liew #endif 986d33c6acSTsiChung Liew 996d33c6acSTsiChung Liew #define CONFIG_HOSTNAME M5253DEMO 1006d33c6acSTsiChung Liew 101eec567a6STsiChung Liew /* I2C */ 10200f792e0SHeiko Schocher #define CONFIG_SYS_I2C 10300f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 10400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 80000 10500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 10600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C)) 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF) 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_SET (0) 111eec567a6STsiChung Liew 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 1136d33c6acSTsiChung Liew 1146d33c6acSTsiChung Liew #if defined(CONFIG_CMD_KGDB) 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 1166d33c6acSTsiChung Liew #else 1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 1186d33c6acSTsiChung Liew #endif 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 1226d33c6acSTsiChung Liew 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x00100000 1246d33c6acSTsiChung Liew 1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x400 1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x380000 1276d33c6acSTsiChung Liew 1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */ 1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FAST_CLK 1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FAST_CLK 1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_PLLCR 0x1243E054 1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CLK 140000000 1336d33c6acSTsiChung Liew #else 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_PLLCR 0x135a4140 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_CLK 70000000 1366d33c6acSTsiChung Liew #endif 1376d33c6acSTsiChung Liew 1386d33c6acSTsiChung Liew /* 1396d33c6acSTsiChung Liew * Low Level Configuration Settings 1406d33c6acSTsiChung Liew * (address mappings, register initial values, etc.) 1416d33c6acSTsiChung Liew * You should know what you are doing if you make changes here. 1426d33c6acSTsiChung Liew */ 1436d33c6acSTsiChung Liew 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */ 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */ 1466d33c6acSTsiChung Liew 1476d33c6acSTsiChung Liew /* 1486d33c6acSTsiChung Liew * Definitions for initial stack pointer and data area (in DPRAM) 1496d33c6acSTsiChung Liew */ 1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 151553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */ 15225ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1546d33c6acSTsiChung Liew 1556d33c6acSTsiChung Liew /* 1566d33c6acSTsiChung Liew * Start addresses for the final memory configuration 1576d33c6acSTsiChung Liew * (Set up by the startup code) 1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 1596d33c6acSTsiChung Liew */ 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE 0x00000000 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */ 1626d33c6acSTsiChung Liew 1636d33c6acSTsiChung Liew #ifdef CONFIG_MONITOR_IS_IN_RAM 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MONITOR_BASE 0x20000 1656d33c6acSTsiChung Liew #else 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 1676d33c6acSTsiChung Liew #endif 1686d33c6acSTsiChung Liew 1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN 0x40000 1706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (256 << 10) 1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN (64*1024) 1726d33c6acSTsiChung Liew 1736d33c6acSTsiChung Liew /* 1746d33c6acSTsiChung Liew * For booting Linux, the board info and command line data 1756d33c6acSTsiChung Liew * have to be in the first 8 MB of memory, since this is 1766d33c6acSTsiChung Liew * the maximum mapped by the Linux kernel during initialization ?? 1776d33c6acSTsiChung Liew */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 179d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) 1806d33c6acSTsiChung Liew 1816d33c6acSTsiChung Liew /* FLASH organization */ 182012522feSTsiChung Liew #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE) 1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */ 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 1000 1866d33c6acSTsiChung Liew 1876d33c6acSTsiChung Liew #define FLASH_SST6401B 0x200 1886d33c6acSTsiChung Liew #define SST_ID_xF6401B 0x236D236D 1896d33c6acSTsiChung Liew 1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CFI 1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI 1926d33c6acSTsiChung Liew /* 1936d33c6acSTsiChung Liew * Unable to use CFI driver, due to incompatible sector erase command by SST. 1946d33c6acSTsiChung Liew * Amd/Atmel use 0x30 for sector erase, SST use 0x50. 1956d33c6acSTsiChung Liew * 0x30 is block erase in SST 1966d33c6acSTsiChung Liew */ 1970de0afbcSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_FLASH_CFI_DRIVER 1 1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_SIZE 0x800000 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 2006d33c6acSTsiChung Liew # define CONFIG_FLASH_CFI_LEGACY 2016d33c6acSTsiChung Liew #else 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_SST_SECT 2048 2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_SST_SECTSZ 0x1000 2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_FLASH_WRITE_TOUT 500 2056d33c6acSTsiChung Liew #endif 2066d33c6acSTsiChung Liew 2076d33c6acSTsiChung Liew /* Cache Configuration */ 2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE 16 2096d33c6acSTsiChung Liew 210dd9f054eSTsiChung Liew #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 211553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 8) 212dd9f054eSTsiChung Liew #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 213553f0982SWolfgang Denk CONFIG_SYS_INIT_RAM_SIZE - 4) 214dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM) 215dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \ 216dd9f054eSTsiChung Liew CF_ADDRMASK(8) | \ 217dd9f054eSTsiChung Liew CF_ACR_EN | CF_ACR_SM_ALL) 218dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \ 219dd9f054eSTsiChung Liew CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 220dd9f054eSTsiChung Liew CF_ACR_EN | CF_ACR_SM_ALL) 221dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \ 222dd9f054eSTsiChung Liew CF_CACR_DBWE) 223dd9f054eSTsiChung Liew 2246d33c6acSTsiChung Liew /* Port configuration */ 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FECI2C 0xF0 2266d33c6acSTsiChung Liew 227012522feSTsiChung Liew #define CONFIG_SYS_CS0_BASE 0xFF800000 228012522feSTsiChung Liew #define CONFIG_SYS_CS0_MASK 0x007F0021 229012522feSTsiChung Liew #define CONFIG_SYS_CS0_CTRL 0x00001D80 2306d33c6acSTsiChung Liew 231012522feSTsiChung Liew #define CONFIG_SYS_CS1_BASE 0xE0000000 232012522feSTsiChung Liew #define CONFIG_SYS_CS1_MASK 0x00000001 233012522feSTsiChung Liew #define CONFIG_SYS_CS1_CTRL 0x00003DD8 2346d33c6acSTsiChung Liew 2356d33c6acSTsiChung Liew /*----------------------------------------------------------------------- 2366d33c6acSTsiChung Liew * Port configuration 2376d33c6acSTsiChung Liew */ 2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */ 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */ 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */ 2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */ 2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */ 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */ 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */ 2456d33c6acSTsiChung Liew 2466d33c6acSTsiChung Liew #endif /* _M5253DEMO_H */ 247