xref: /rk3399_rockchip-uboot/include/configs/M5253DEMO.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
16af3a0eaSjason /* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
26d33c6acSTsiChung Liew  * Hayden Fraser (Hayden.Fraser@freescale.com)
36d33c6acSTsiChung Liew  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
56d33c6acSTsiChung Liew  */
66d33c6acSTsiChung Liew 
76d33c6acSTsiChung Liew #ifndef _M5253DEMO_H
86d33c6acSTsiChung Liew #define _M5253DEMO_H
96d33c6acSTsiChung Liew 
106d33c6acSTsiChung Liew #define CONFIG_M5253DEMO	/* define board type */
116d33c6acSTsiChung Liew 
126d33c6acSTsiChung Liew #define CONFIG_MCFTMR
136d33c6acSTsiChung Liew 
146d33c6acSTsiChung Liew #define CONFIG_MCFUART
156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
166d33c6acSTsiChung Liew 
176d33c6acSTsiChung Liew #undef CONFIG_WATCHDOG		/* disable watchdog */
186d33c6acSTsiChung Liew 
196d33c6acSTsiChung Liew 
206d33c6acSTsiChung Liew /* Configuration for environment
216d33c6acSTsiChung Liew  * Environment is embedded in u-boot in the second sector of the flash
226d33c6acSTsiChung Liew  */
236d33c6acSTsiChung Liew #ifdef CONFIG_MONITOR_IS_IN_RAM
240e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_OFFSET		0x4000
250e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_SECT_SIZE	0x1000
266d33c6acSTsiChung Liew #else
276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x4000)
280e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_SECT_SIZE	0x1000
296d33c6acSTsiChung Liew #endif
306d33c6acSTsiChung Liew 
315296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \
325296cb1dSangelo@sysam.it 	. = DEFINED(env_offset) ? env_offset : .; \
33*0649cd0dSSimon Glass 	env/embedded.o(.text*);
345296cb1dSangelo@sysam.it 
356d33c6acSTsiChung Liew /*
366d33c6acSTsiChung Liew  * Command line configuration.
376d33c6acSTsiChung Liew  */
386d33c6acSTsiChung Liew 
39fc843a02SSimon Glass #ifdef CONFIG_IDE
406d33c6acSTsiChung Liew /* ATA */
416d33c6acSTsiChung Liew #	define CONFIG_IDE_RESET		1
426d33c6acSTsiChung Liew #	define CONFIG_IDE_PREINIT	1
436d33c6acSTsiChung Liew #	define CONFIG_ATAPI
446d33c6acSTsiChung Liew #	undef CONFIG_LBA48
456d33c6acSTsiChung Liew 
466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_IDE_MAXBUS		1
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_IDE_MAXDEVICE	2
486d33c6acSTsiChung Liew 
496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_ATA_BASE_ADDR	(CONFIG_SYS_MBAR2 + 0x800)
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_ATA_IDE0_OFFSET	0
516d33c6acSTsiChung Liew 
526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_ATA_DATA_OFFSET	0xA0	/* Offset for data I/O */
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_ATA_REG_OFFSET	0xA0	/* Offset for normal register accesses */
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_ATA_ALT_OFFSET	0xC0	/* Offset for alternate registers */
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_ATA_STRIDE		4	/* Interval between registers */
566d33c6acSTsiChung Liew #endif
576d33c6acSTsiChung Liew 
586d33c6acSTsiChung Liew #define CONFIG_DRIVER_DM9000
596d33c6acSTsiChung Liew #ifdef CONFIG_DRIVER_DM9000
60012522feSTsiChung Liew #	define CONFIG_DM9000_BASE	(CONFIG_SYS_CS1_BASE | 0x300)
616d33c6acSTsiChung Liew #	define DM9000_IO		CONFIG_DM9000_BASE
626d33c6acSTsiChung Liew #	define DM9000_DATA		(CONFIG_DM9000_BASE + 4)
636d33c6acSTsiChung Liew #	undef CONFIG_DM9000_DEBUG
64f73e7d67SJason Jin #	define CONFIG_DM9000_BYTE_SWAPPED
656d33c6acSTsiChung Liew 
666d33c6acSTsiChung Liew #	define CONFIG_OVERWRITE_ETHADDR_ONCE
676d33c6acSTsiChung Liew 
686d33c6acSTsiChung Liew #	define CONFIG_EXTRA_ENV_SETTINGS		\
696d33c6acSTsiChung Liew 		"netdev=eth0\0"				\
705368c55dSMarek Vasut 		"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
716d33c6acSTsiChung Liew 		"loadaddr=10000\0"			\
726d33c6acSTsiChung Liew 		"u-boot=u-boot.bin\0"			\
736d33c6acSTsiChung Liew 		"load=tftp ${loadaddr) ${u-boot}\0"	\
746d33c6acSTsiChung Liew 		"upd=run load; run prog\0"		\
75ac265f7fSTsiChung Liew 		"prog=prot off 0xff800000 0xff82ffff;"	\
76ac265f7fSTsiChung Liew 		"era 0xff800000 0xff82ffff;"		\
77f26a2473STsiChung Liew 		"cp.b ${loadaddr} 0xff800000 ${filesize};"	\
786d33c6acSTsiChung Liew 		"save\0"				\
796d33c6acSTsiChung Liew 		""
806d33c6acSTsiChung Liew #endif
816d33c6acSTsiChung Liew 
826d33c6acSTsiChung Liew #define CONFIG_HOSTNAME		M5253DEMO
836d33c6acSTsiChung Liew 
84eec567a6STsiChung Liew /* I2C */
8500f792e0SHeiko Schocher #define CONFIG_SYS_I2C
8600f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
8700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	80000
8800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
8900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x00000280
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_REG	(*(u32 *) (CONFIG_SYS_MBAR+0x19C))
926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_CLR	(0xFFFFE7FF)
936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_PINMUX_SET	(0)
94eec567a6STsiChung Liew 
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
966d33c6acSTsiChung Liew 
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x00100000
986d33c6acSTsiChung Liew 
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x400
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x380000
1016d33c6acSTsiChung Liew 
1026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_PLL_BYPASS		/* bypass PLL for test purpose */
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FAST_CLK
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FAST_CLK
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_PLLCR	0x1243E054
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_CLK		140000000
1076d33c6acSTsiChung Liew #else
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_PLLCR	0x135a4140
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_CLK		70000000
1106d33c6acSTsiChung Liew #endif
1116d33c6acSTsiChung Liew 
1126d33c6acSTsiChung Liew /*
1136d33c6acSTsiChung Liew  * Low Level Configuration Settings
1146d33c6acSTsiChung Liew  * (address mappings, register initial values, etc.)
1156d33c6acSTsiChung Liew  * You should know what you are doing if you make changes here.
1166d33c6acSTsiChung Liew  */
1176d33c6acSTsiChung Liew 
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR2		0x80000000	/* Module Base Addrs 2 */
1206d33c6acSTsiChung Liew 
1216d33c6acSTsiChung Liew /*
1226d33c6acSTsiChung Liew  * Definitions for initial stack pointer and data area (in DPRAM)
1236d33c6acSTsiChung Liew  */
1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
125553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x10000	/* Size of used area in internal SRAM */
12625ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
1286d33c6acSTsiChung Liew 
1296d33c6acSTsiChung Liew /*
1306d33c6acSTsiChung Liew  * Start addresses for the final memory configuration
1316d33c6acSTsiChung Liew  * (Set up by the startup code)
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
1336d33c6acSTsiChung Liew  */
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x00000000
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		16	/* SDRAM size in MB */
1366d33c6acSTsiChung Liew 
1376d33c6acSTsiChung Liew #ifdef CONFIG_MONITOR_IS_IN_RAM
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MONITOR_BASE	0x20000
1396d33c6acSTsiChung Liew #else
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
1416d33c6acSTsiChung Liew #endif
1426d33c6acSTsiChung Liew 
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		0x40000
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	(64*1024)
1466d33c6acSTsiChung Liew 
1476d33c6acSTsiChung Liew /*
1486d33c6acSTsiChung Liew  * For booting Linux, the board info and command line data
1496d33c6acSTsiChung Liew  * have to be in the first 8 MB of memory, since this is
1506d33c6acSTsiChung Liew  * the maximum mapped by the Linux kernel during initialization ??
1516d33c6acSTsiChung Liew  */
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
153d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
1546d33c6acSTsiChung Liew 
1556d33c6acSTsiChung Liew /* FLASH organization */
156012522feSTsiChung Liew #define CONFIG_SYS_FLASH_BASE		(CONFIG_SYS_CS0_BASE)
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	2048	/* max number of sectors on one chip */
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	1000
1606d33c6acSTsiChung Liew 
1616d33c6acSTsiChung Liew #define FLASH_SST6401B		0x200
1626d33c6acSTsiChung Liew #define SST_ID_xF6401B		0x236D236D
1636d33c6acSTsiChung Liew 
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CFI
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
1666d33c6acSTsiChung Liew /*
1676d33c6acSTsiChung Liew  * Unable to use CFI driver, due to incompatible sector erase command by SST.
1686d33c6acSTsiChung Liew  * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
1696d33c6acSTsiChung Liew  * 0x30 is block erase in SST
1706d33c6acSTsiChung Liew  */
1710de0afbcSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x800000
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
1746d33c6acSTsiChung Liew #	define CONFIG_FLASH_CFI_LEGACY
1756d33c6acSTsiChung Liew #else
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_SST_SECT		2048
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_SST_SECTSZ		0x1000
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_WRITE_TOUT	500
1796d33c6acSTsiChung Liew #endif
1806d33c6acSTsiChung Liew 
1816d33c6acSTsiChung Liew /* Cache Configuration */
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
1836d33c6acSTsiChung Liew 
184dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
185553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
186dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
187553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
188dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_DCM)
189dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_FLASH_BASE | \
190dd9f054eSTsiChung Liew 					 CF_ADDRMASK(8) | \
191dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
192dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR1		(CONFIG_SYS_SDRAM_BASE | \
193dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
194dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
195dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CEIB | \
196dd9f054eSTsiChung Liew 					 CF_CACR_DBWE)
197dd9f054eSTsiChung Liew 
1986d33c6acSTsiChung Liew /* Port configuration */
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FECI2C		0xF0
2006d33c6acSTsiChung Liew 
201012522feSTsiChung Liew #define CONFIG_SYS_CS0_BASE		0xFF800000
202012522feSTsiChung Liew #define CONFIG_SYS_CS0_MASK		0x007F0021
203012522feSTsiChung Liew #define CONFIG_SYS_CS0_CTRL		0x00001D80
2046d33c6acSTsiChung Liew 
205012522feSTsiChung Liew #define CONFIG_SYS_CS1_BASE		0xE0000000
206012522feSTsiChung Liew #define CONFIG_SYS_CS1_MASK		0x00000001
207012522feSTsiChung Liew #define CONFIG_SYS_CS1_CTRL		0x00003DD8
2086d33c6acSTsiChung Liew 
2096d33c6acSTsiChung Liew /*-----------------------------------------------------------------------
2106d33c6acSTsiChung Liew  * Port configuration
2116d33c6acSTsiChung Liew  */
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_FUNC		0x00000008	/* Set gpio pins: none */
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_FUNC		0x00df00f0	/* 36-39(SWITCH),48-52(FPGAs),54 */
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_EN		0x00000008	/* Set gpio output enable */
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_EN		0x00c70000	/* Set gpio output enable */
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO_OUT		0x00000008	/* Set outputs to default state */
2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_OUT		0x00c70000	/* Set outputs to default state */
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_LED		0x00400000	/* user led */
2196d33c6acSTsiChung Liew 
2206d33c6acSTsiChung Liew #endif				/* _M5253DEMO_H */
221