xref: /rk3399_rockchip-uboot/include/configs/M5249EVB.h (revision dd9f054ede433de73b137987fb3dc066e8d24ebb)
1a605aacdSTsiChungLiew /*
2a605aacdSTsiChungLiew  * Configuation settings for the esd TASREG board.
3a605aacdSTsiChungLiew  *
4a605aacdSTsiChungLiew  * (C) Copyright 2004
5a605aacdSTsiChungLiew  * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
6a605aacdSTsiChungLiew  *
7a605aacdSTsiChungLiew  * See file CREDITS for list of people who contributed to this
8a605aacdSTsiChungLiew  * project.
9a605aacdSTsiChungLiew  *
10a605aacdSTsiChungLiew  * This program is free software; you can redistribute it and/or
11a605aacdSTsiChungLiew  * modify it under the terms of the GNU General Public License as
12a605aacdSTsiChungLiew  * published by the Free Software Foundation; either version 2 of
13a605aacdSTsiChungLiew  * the License, or (at your option) any later version.
14a605aacdSTsiChungLiew  *
15a605aacdSTsiChungLiew  * This program is distributed in the hope that it will be useful,
16a605aacdSTsiChungLiew  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17a605aacdSTsiChungLiew  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
18a605aacdSTsiChungLiew  * GNU General Public License for more details.
19a605aacdSTsiChungLiew  *
20a605aacdSTsiChungLiew  * You should have received a copy of the GNU General Public License
21a605aacdSTsiChungLiew  * along with this program; if not, write to the Free Software
22a605aacdSTsiChungLiew  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23a605aacdSTsiChungLiew  * MA 02111-1307 USA
24a605aacdSTsiChungLiew  */
25a605aacdSTsiChungLiew 
26a605aacdSTsiChungLiew /*
27a605aacdSTsiChungLiew  * board/config.h - configuration options, board specific
28a605aacdSTsiChungLiew  */
29a605aacdSTsiChungLiew 
30a605aacdSTsiChungLiew #ifndef _M5249EVB_H
31a605aacdSTsiChungLiew #define _M5249EVB_H
32a605aacdSTsiChungLiew 
33a605aacdSTsiChungLiew /*
34a605aacdSTsiChungLiew  * High Level Configuration Options
35a605aacdSTsiChungLiew  * (easy to change)
36a605aacdSTsiChungLiew  */
37a605aacdSTsiChungLiew #define CONFIG_MCF52x2			/* define processor family */
38a605aacdSTsiChungLiew #define CONFIG_M5249			/* define processor type */
39a605aacdSTsiChungLiew 
40a605aacdSTsiChungLiew #define CONFIG_MCFTMR
41a605aacdSTsiChungLiew 
42a605aacdSTsiChungLiew #define CONFIG_MCFUART
436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
4479e0799cSTsiChung Liew #define CONFIG_BAUDRATE		115200
456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600 , 19200 , 38400 , 57600, 115200 }
46a605aacdSTsiChungLiew 
47a605aacdSTsiChungLiew #undef  CONFIG_WATCHDOG
48a605aacdSTsiChungLiew 
49a605aacdSTsiChungLiew #undef CONFIG_MONITOR_IS_IN_RAM		/* no pre-loader required!!! ;-) */
50a605aacdSTsiChungLiew 
51a605aacdSTsiChungLiew /*
52a605aacdSTsiChungLiew  * BOOTP options
53a605aacdSTsiChungLiew  */
54a605aacdSTsiChungLiew #undef CONFIG_BOOTP_BOOTFILESIZE
55a605aacdSTsiChungLiew #undef CONFIG_BOOTP_BOOTPATH
56a605aacdSTsiChungLiew #undef CONFIG_BOOTP_GATEWAY
57a605aacdSTsiChungLiew #undef CONFIG_BOOTP_HOSTNAME
58a605aacdSTsiChungLiew 
59a605aacdSTsiChungLiew /*
60a605aacdSTsiChungLiew  * Command line configuration.
61a605aacdSTsiChungLiew  */
62a605aacdSTsiChungLiew #include <config_cmd_default.h>
63*dd9f054eSTsiChung Liew #define CONFIG_CMD_CACHE
64a605aacdSTsiChungLiew #undef CONFIG_CMD_NET
65a605aacdSTsiChungLiew 
666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"=> "
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP				/* undef to save memory		*/
68a605aacdSTsiChungLiew 
69a605aacdSTsiChungLiew #if defined(CONFIG_CMD_KGDB)
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		1024		/* Console I/O Buffer Size	*/
71a605aacdSTsiChungLiew #else
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256		/* Console I/O Buffer Size	*/
73a605aacdSTsiChungLiew #endif
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16		/* max number of command args	*/
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/
77a605aacdSTsiChungLiew 
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DEVICE_NULLDEV	1	/* include nulldev device	*/
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CONSOLE_INFO_QUIET	1	/* don't print console @ startup	*/
80a605aacdSTsiChungLiew #define CONFIG_AUTO_COMPLETE	1	/* add autocompletion support	*/
81a605aacdSTsiChungLiew #define CONFIG_LOOPW		1	/* enable loopw command	*/
82a605aacdSTsiChungLiew #define CONFIG_MX_CYCLIC	1	/* enable mdc/mwc commands	*/
83a605aacdSTsiChungLiew 
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x200000	/* default load address */
85a605aacdSTsiChungLiew 
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x400
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x380000
88a605aacdSTsiChungLiew 
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000
90a605aacdSTsiChungLiew 
91a605aacdSTsiChungLiew /*
92a605aacdSTsiChungLiew  * Clock configuration: enable only one of the following options
93a605aacdSTsiChungLiew  */
94a605aacdSTsiChungLiew 
956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_PLL_BYPASS				/* bypass PLL for test purpose */
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FAST_CLK		1		/* MCF5249 can run at 140MHz   */
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_CLK			132025600	/* MCF5249 can run at 140MHz   */
98a605aacdSTsiChungLiew 
99a605aacdSTsiChungLiew /*
100a605aacdSTsiChungLiew  * Low Level Configuration Settings
101a605aacdSTsiChungLiew  * (address mappings, register initial values, etc.)
102a605aacdSTsiChungLiew  * You should know what you are doing if you make changes here.
103a605aacdSTsiChungLiew  */
104a605aacdSTsiChungLiew 
1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MBAR2		0x80000000
107a605aacdSTsiChungLiew 
108a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
109a605aacdSTsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
110a605aacdSTsiChungLiew  */
1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x1000	/* End of used area in internal SRAM	*/
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	64	/* size in bytes reserved for initial data */
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
116a605aacdSTsiChungLiew 
1175a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
1180e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4000	/* Address of Environment Sector*/
1190e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000	/* Total Size of Environment Sector	*/
1200e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000 /* see README - env sector total size	*/
121a605aacdSTsiChungLiew 
122a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
123a605aacdSTsiChungLiew  * Start addresses for the final memory configuration
124a605aacdSTsiChungLiew  * (Set up by the startup code)
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
126a605aacdSTsiChungLiew  */
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x00000000
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		16		/* SDRAM size in MB */
129012522feSTsiChung Liew #define CONFIG_SYS_FLASH_BASE		(CONFIG_SYS_CS0_BASE)
130a605aacdSTsiChungLiew 
131a605aacdSTsiChungLiew #if 0 /* test-only */
132a605aacdSTsiChungLiew #define CONFIG_PRAM		512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
133a605aacdSTsiChungLiew #endif
134a605aacdSTsiChungLiew 
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
136a605aacdSTsiChungLiew 
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		0x20000
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1 * 1024*1024)	/* Reserve 1 MB for malloc()	*/
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
140a605aacdSTsiChungLiew 
141a605aacdSTsiChungLiew /*
142a605aacdSTsiChungLiew  * For booting Linux, the board info and command line data
143a605aacdSTsiChungLiew  * have to be in the first 8 MB of memory, since this is
144a605aacdSTsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
145a605aacdSTsiChungLiew  */
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
147a605aacdSTsiChungLiew 
148a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
149a605aacdSTsiChungLiew  * FLASH organization
150a605aacdSTsiChungLiew  */
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
153a605aacdSTsiChungLiew 
15400b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CHECKSUM
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
162a605aacdSTsiChungLiew #endif
163a605aacdSTsiChungLiew 
164a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
165a605aacdSTsiChungLiew  * Cache Configuration
166a605aacdSTsiChungLiew  */
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
168a605aacdSTsiChungLiew 
169*dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
170*dd9f054eSTsiChung Liew 					 CONFIG_SYS_INIT_RAM_END - 8)
171*dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
172*dd9f054eSTsiChung Liew 					 CONFIG_SYS_INIT_RAM_END - 4)
173*dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_DCM)
174*dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_FLASH_BASE | \
175*dd9f054eSTsiChung Liew 					 CF_ADDRMASK(2) | \
176*dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
177*dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR1		(CONFIG_SYS_SDRAM_BASE | \
178*dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
179*dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
180*dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CEIB | \
181*dd9f054eSTsiChung Liew 					 CF_CACR_DBWE)
182*dd9f054eSTsiChung Liew 
183a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
184a605aacdSTsiChungLiew  * Memory bank definitions
185a605aacdSTsiChungLiew  */
186a605aacdSTsiChungLiew 
187a605aacdSTsiChungLiew /* CS0 - AMD Flash, address 0xffc00000 */
188012522feSTsiChung Liew #define	CONFIG_SYS_CS0_BASE		0xffe00000
189012522feSTsiChung Liew #define	CONFIG_SYS_CS0_CTRL		0x00001980	/* WS=0110, AA=1, PS=10         */
190a605aacdSTsiChungLiew /** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
191012522feSTsiChung Liew #define	CONFIG_SYS_CS0_MASK		0x003f0021	/* 4MB, AA=0, WP=0, C/I=1, V=1  */
192a605aacdSTsiChungLiew 
193a605aacdSTsiChungLiew /* CS1 - FPGA, address 0xe0000000 */
194012522feSTsiChung Liew #define	CONFIG_SYS_CS1_BASE		0xe0000000
195012522feSTsiChung Liew #define	CONFIG_SYS_CS1_CTRL		0x00000d80	/* WS=0011, AA=1, PS=10         */
196012522feSTsiChung Liew #define	CONFIG_SYS_CS1_MASK		0x00010001	/* 128kB, AA=0, WP=0, C/I=0, V=1*/
197a605aacdSTsiChungLiew 
198a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
199a605aacdSTsiChungLiew  * Port configuration
200a605aacdSTsiChungLiew  */
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO_FUNC		0x00000008	/* Set gpio pins: none          */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO1_FUNC		0x00df00f0	/* 36-39(SWITCH),48-52(FPGAs),54*/
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO_EN		0x00000008	/* Set gpio output enable       */
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO1_EN		0x00c70000	/* Set gpio output enable       */
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO_OUT		0x00000008	/* Set outputs to default state */
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO1_OUT		0x00c70000	/* Set outputs to default state */
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_LED		0x00400000	/* user led                     */
208a605aacdSTsiChungLiew 
209a605aacdSTsiChungLiew #endif	/* M5249 */
210