xref: /rk3399_rockchip-uboot/include/configs/M5249EVB.h (revision 5296cb1d99c1dc52fbfb4f88595c69f097630be8)
1a605aacdSTsiChungLiew /*
2a605aacdSTsiChungLiew  * Configuation settings for the esd TASREG board.
3a605aacdSTsiChungLiew  *
4a605aacdSTsiChungLiew  * (C) Copyright 2004
5a605aacdSTsiChungLiew  * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
6a605aacdSTsiChungLiew  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
8a605aacdSTsiChungLiew  */
9a605aacdSTsiChungLiew 
10a605aacdSTsiChungLiew /*
11a605aacdSTsiChungLiew  * board/config.h - configuration options, board specific
12a605aacdSTsiChungLiew  */
13a605aacdSTsiChungLiew 
14a605aacdSTsiChungLiew #ifndef _M5249EVB_H
15a605aacdSTsiChungLiew #define _M5249EVB_H
16a605aacdSTsiChungLiew 
17a605aacdSTsiChungLiew /*
18a605aacdSTsiChungLiew  * High Level Configuration Options
19a605aacdSTsiChungLiew  * (easy to change)
20a605aacdSTsiChungLiew  */
21a605aacdSTsiChungLiew #define CONFIG_MCFTMR
22a605aacdSTsiChungLiew 
23a605aacdSTsiChungLiew #define CONFIG_MCFUART
246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
2579e0799cSTsiChung Liew #define CONFIG_BAUDRATE		115200
26a605aacdSTsiChungLiew 
27a605aacdSTsiChungLiew #undef  CONFIG_WATCHDOG
28a605aacdSTsiChungLiew 
29a605aacdSTsiChungLiew #undef CONFIG_MONITOR_IS_IN_RAM		/* no pre-loader required!!! ;-) */
30a605aacdSTsiChungLiew 
31a605aacdSTsiChungLiew /*
32a605aacdSTsiChungLiew  * BOOTP options
33a605aacdSTsiChungLiew  */
34a605aacdSTsiChungLiew #undef CONFIG_BOOTP_BOOTFILESIZE
35a605aacdSTsiChungLiew #undef CONFIG_BOOTP_BOOTPATH
36a605aacdSTsiChungLiew #undef CONFIG_BOOTP_GATEWAY
37a605aacdSTsiChungLiew #undef CONFIG_BOOTP_HOSTNAME
38a605aacdSTsiChungLiew 
39a605aacdSTsiChungLiew /*
40a605aacdSTsiChungLiew  * Command line configuration.
41a605aacdSTsiChungLiew  */
42a605aacdSTsiChungLiew #include <config_cmd_default.h>
43dd9f054eSTsiChung Liew #define CONFIG_CMD_CACHE
44a605aacdSTsiChungLiew #undef CONFIG_CMD_NET
45a605aacdSTsiChungLiew 
466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP				/* undef to save memory		*/
47a605aacdSTsiChungLiew 
48a605aacdSTsiChungLiew #if defined(CONFIG_CMD_KGDB)
496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		1024		/* Console I/O Buffer Size	*/
50a605aacdSTsiChungLiew #else
516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256		/* Console I/O Buffer Size	*/
52a605aacdSTsiChungLiew #endif
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16		/* max number of command args	*/
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/
56a605aacdSTsiChungLiew 
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DEVICE_NULLDEV	1	/* include nulldev device	*/
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CONSOLE_INFO_QUIET	1	/* don't print console @ startup	*/
59a605aacdSTsiChungLiew #define CONFIG_AUTO_COMPLETE	1	/* add autocompletion support	*/
60a605aacdSTsiChungLiew #define CONFIG_LOOPW		1	/* enable loopw command	*/
61a605aacdSTsiChungLiew #define CONFIG_MX_CYCLIC	1	/* enable mdc/mwc commands	*/
62a605aacdSTsiChungLiew 
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x200000	/* default load address */
64a605aacdSTsiChungLiew 
656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x400
666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x380000
67a605aacdSTsiChungLiew 
68a605aacdSTsiChungLiew /*
69a605aacdSTsiChungLiew  * Clock configuration: enable only one of the following options
70a605aacdSTsiChungLiew  */
71a605aacdSTsiChungLiew 
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_PLL_BYPASS				/* bypass PLL for test purpose */
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FAST_CLK		1		/* MCF5249 can run at 140MHz   */
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_CLK			132025600	/* MCF5249 can run at 140MHz   */
75a605aacdSTsiChungLiew 
76a605aacdSTsiChungLiew /*
77a605aacdSTsiChungLiew  * Low Level Configuration Settings
78a605aacdSTsiChungLiew  * (address mappings, register initial values, etc.)
79a605aacdSTsiChungLiew  * You should know what you are doing if you make changes here.
80a605aacdSTsiChungLiew  */
81a605aacdSTsiChungLiew 
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MBAR2		0x80000000
84a605aacdSTsiChungLiew 
85a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
86a605aacdSTsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
87a605aacdSTsiChungLiew  */
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
89553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in internal SRAM	*/
9025ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
92a605aacdSTsiChungLiew 
935a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
94*5296cb1dSangelo@sysam.it 
95*5296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \
96*5296cb1dSangelo@sysam.it         . = DEFINED(env_offset) ? env_offset : .; \
97*5296cb1dSangelo@sysam.it         common/env_embedded.o (.text);
98*5296cb1dSangelo@sysam.it 
990e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4000	/* Address of Environment Sector*/
1000e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000	/* Total Size of Environment Sector	*/
1010e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	0x2000 /* see README - env sector total size	*/
102a605aacdSTsiChungLiew 
103a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
104a605aacdSTsiChungLiew  * Start addresses for the final memory configuration
105a605aacdSTsiChungLiew  * (Set up by the startup code)
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
107a605aacdSTsiChungLiew  */
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x00000000
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		16		/* SDRAM size in MB */
110012522feSTsiChung Liew #define CONFIG_SYS_FLASH_BASE		(CONFIG_SYS_CS0_BASE)
111a605aacdSTsiChungLiew 
112a605aacdSTsiChungLiew #if 0 /* test-only */
113a605aacdSTsiChungLiew #define CONFIG_PRAM		512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
114a605aacdSTsiChungLiew #endif
115a605aacdSTsiChungLiew 
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
117a605aacdSTsiChungLiew 
1186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		0x20000
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(1 * 1024*1024)	/* Reserve 1 MB for malloc()	*/
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
121a605aacdSTsiChungLiew 
122a605aacdSTsiChungLiew /*
123a605aacdSTsiChungLiew  * For booting Linux, the board info and command line data
124a605aacdSTsiChungLiew  * have to be in the first 8 MB of memory, since this is
125a605aacdSTsiChungLiew  * the maximum mapped by the Linux kernel during initialization ??
126a605aacdSTsiChungLiew  */
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
128a605aacdSTsiChungLiew 
129a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
130a605aacdSTsiChungLiew  * FLASH organization
131a605aacdSTsiChungLiew  */
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
134a605aacdSTsiChungLiew 
13500b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CHECKSUM
1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
143a605aacdSTsiChungLiew #endif
144a605aacdSTsiChungLiew 
145a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
146a605aacdSTsiChungLiew  * Cache Configuration
147a605aacdSTsiChungLiew  */
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
149a605aacdSTsiChungLiew 
150dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
151553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
152dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
153553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
154dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_DCM)
155dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_FLASH_BASE | \
156dd9f054eSTsiChung Liew 					 CF_ADDRMASK(2) | \
157dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
158dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR1		(CONFIG_SYS_SDRAM_BASE | \
159dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
160dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
161dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CEIB | \
162dd9f054eSTsiChung Liew 					 CF_CACR_DBWE)
163dd9f054eSTsiChung Liew 
164a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
165a605aacdSTsiChungLiew  * Memory bank definitions
166a605aacdSTsiChungLiew  */
167a605aacdSTsiChungLiew 
168a605aacdSTsiChungLiew /* CS0 - AMD Flash, address 0xffc00000 */
169012522feSTsiChung Liew #define	CONFIG_SYS_CS0_BASE		0xffe00000
170012522feSTsiChung Liew #define	CONFIG_SYS_CS0_CTRL		0x00001980	/* WS=0110, AA=1, PS=10         */
171a605aacdSTsiChungLiew /** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
172012522feSTsiChung Liew #define	CONFIG_SYS_CS0_MASK		0x003f0021	/* 4MB, AA=0, WP=0, C/I=1, V=1  */
173a605aacdSTsiChungLiew 
174a605aacdSTsiChungLiew /* CS1 - FPGA, address 0xe0000000 */
175012522feSTsiChung Liew #define	CONFIG_SYS_CS1_BASE		0xe0000000
176012522feSTsiChung Liew #define	CONFIG_SYS_CS1_CTRL		0x00000d80	/* WS=0011, AA=1, PS=10         */
177012522feSTsiChung Liew #define	CONFIG_SYS_CS1_MASK		0x00010001	/* 128kB, AA=0, WP=0, C/I=0, V=1*/
178a605aacdSTsiChungLiew 
179a605aacdSTsiChungLiew /*-----------------------------------------------------------------------
180a605aacdSTsiChungLiew  * Port configuration
181a605aacdSTsiChungLiew  */
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO_FUNC		0x00000008	/* Set gpio pins: none          */
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO1_FUNC		0x00df00f0	/* 36-39(SWITCH),48-52(FPGAs),54*/
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO_EN		0x00000008	/* Set gpio output enable       */
1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO1_EN		0x00c70000	/* Set gpio output enable       */
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO_OUT		0x00000008	/* Set outputs to default state */
1876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_GPIO1_OUT		0x00c70000	/* Set outputs to default state */
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GPIO1_LED		0x00400000	/* user led                     */
189a605aacdSTsiChungLiew 
190a605aacdSTsiChungLiew #endif	/* M5249 */
191