xref: /rk3399_rockchip-uboot/include/configs/M52277EVB.h (revision dd9f054ede433de73b137987fb3dc066e8d24ebb)
11552af70STsiChungLiew /*
21552af70STsiChungLiew  * Configuation settings for the Freescale MCF52277 EVB board.
31552af70STsiChungLiew  *
41552af70STsiChungLiew  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
51552af70STsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
61552af70STsiChungLiew  *
71552af70STsiChungLiew  * See file CREDITS for list of people who contributed to this
81552af70STsiChungLiew  * project.
91552af70STsiChungLiew  *
101552af70STsiChungLiew  * This program is free software; you can redistribute it and/or
111552af70STsiChungLiew  * modify it under the terms of the GNU General Public License as
121552af70STsiChungLiew  * published by the Free Software Foundation; either version 2 of
131552af70STsiChungLiew  * the License, or (at your option) any later version.
141552af70STsiChungLiew  *
151552af70STsiChungLiew  * This program is distributed in the hope that it will be useful,
161552af70STsiChungLiew  * but WITHOUT ANY WARRANTY; without even the implied warranty of
171552af70STsiChungLiew  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
181552af70STsiChungLiew  * GNU General Public License for more details.
191552af70STsiChungLiew  *
201552af70STsiChungLiew  * You should have received a copy of the GNU General Public License
211552af70STsiChungLiew  * along with this program; if not, write to the Free Software
221552af70STsiChungLiew  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
231552af70STsiChungLiew  * MA 02111-1307 USA
241552af70STsiChungLiew  */
251552af70STsiChungLiew 
261552af70STsiChungLiew /*
271552af70STsiChungLiew  * board/config.h - configuration options, board specific
281552af70STsiChungLiew  */
291552af70STsiChungLiew 
301552af70STsiChungLiew #ifndef _M52277EVB_H
311552af70STsiChungLiew #define _M52277EVB_H
321552af70STsiChungLiew 
331552af70STsiChungLiew /*
341552af70STsiChungLiew  * High Level Configuration Options
351552af70STsiChungLiew  * (easy to change)
361552af70STsiChungLiew  */
371552af70STsiChungLiew #define CONFIG_MCF5227x		/* define processor family */
381552af70STsiChungLiew #define CONFIG_M52277		/* define processor type */
391552af70STsiChungLiew #define CONFIG_M52277EVB	/* M52277EVB board */
401552af70STsiChungLiew 
411552af70STsiChungLiew #define CONFIG_MCFUART
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
431552af70STsiChungLiew #define CONFIG_BAUDRATE			115200
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600 , 19200 , 38400 , 57600, 115200 }
451552af70STsiChungLiew 
461552af70STsiChungLiew #undef CONFIG_WATCHDOG
471552af70STsiChungLiew 
481552af70STsiChungLiew #define CONFIG_TIMESTAMP	/* Print image info with timestamp */
491552af70STsiChungLiew 
501552af70STsiChungLiew /*
511552af70STsiChungLiew  * BOOTP options
521552af70STsiChungLiew  */
531552af70STsiChungLiew #define CONFIG_BOOTP_BOOTFILESIZE
541552af70STsiChungLiew #define CONFIG_BOOTP_BOOTPATH
551552af70STsiChungLiew #define CONFIG_BOOTP_GATEWAY
561552af70STsiChungLiew #define CONFIG_BOOTP_HOSTNAME
571552af70STsiChungLiew 
581552af70STsiChungLiew /* Command line configuration */
591552af70STsiChungLiew #include <config_cmd_default.h>
601552af70STsiChungLiew 
611552af70STsiChungLiew #define CONFIG_CMD_CACHE
621552af70STsiChungLiew #define CONFIG_CMD_DATE
631552af70STsiChungLiew #define CONFIG_CMD_ELF
641552af70STsiChungLiew #define CONFIG_CMD_FLASH
651552af70STsiChungLiew #define CONFIG_CMD_I2C
661552af70STsiChungLiew #define CONFIG_CMD_JFFS2
671552af70STsiChungLiew #define CONFIG_CMD_LOADB
681552af70STsiChungLiew #define CONFIG_CMD_LOADS
691552af70STsiChungLiew #define CONFIG_CMD_MEMORY
701552af70STsiChungLiew #define CONFIG_CMD_MISC
711552af70STsiChungLiew #undef CONFIG_CMD_NET
721552af70STsiChungLiew #define CONFIG_CMD_REGINFO
731552af70STsiChungLiew #undef CONFIG_CMD_USB
741552af70STsiChungLiew #undef CONFIG_CMD_BMP
75a21d0c2cSTsiChung Liew #define CONFIG_CMD_SPI
76a21d0c2cSTsiChung Liew #define CONFIG_CMD_SF
771552af70STsiChungLiew 
781552af70STsiChungLiew #define CONFIG_HOSTNAME			M52277EVB
79a21d0c2cSTsiChung Liew #define CONFIG_SYS_UBOOT_END		0x3FFFF
80a21d0c2cSTsiChung Liew #define	CONFIG_SYS_LOAD_ADDR2		0x40010007
81a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_STMICRO_BOOT
82a21d0c2cSTsiChung Liew /* ST Micro serial flash */
831552af70STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS		\
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	"inpclk=" MK_STR(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
85a21d0c2cSTsiChung Liew 	"loadaddr=0x40010000\0"			\
86a21d0c2cSTsiChung Liew 	"uboot=u-boot.bin\0"			\
87a21d0c2cSTsiChung Liew 	"load=loadb ${loadaddr} ${baudrate};"	\
88a21d0c2cSTsiChung Liew 	"loadb " MK_STR(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0"	\
891552af70STsiChungLiew 	"upd=run load; run prog\0"		\
90a21d0c2cSTsiChung Liew 	"prog=sf probe 0:2 10000 1;"		\
91a21d0c2cSTsiChung Liew 	"sf erase 0 30000;"			\
92a21d0c2cSTsiChung Liew 	"sf write ${loadaddr} 0 30000;"		\
931552af70STsiChungLiew 	"save\0"				\
941552af70STsiChungLiew 	""
95a21d0c2cSTsiChung Liew #endif
96a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_SPANSION_BOOT
97a21d0c2cSTsiChung Liew #define CONFIG_EXTRA_ENV_SETTINGS		\
98a21d0c2cSTsiChung Liew 	"inpclk=" MK_STR(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
99a21d0c2cSTsiChung Liew 	"loadaddr=0x40010000\0"			\
100a21d0c2cSTsiChung Liew 	"uboot=u-boot.bin\0"			\
101a21d0c2cSTsiChung Liew 	"load=loadb ${loadaddr} ${baudrate}\0"	\
102a21d0c2cSTsiChung Liew 	"upd=run load; run prog\0"		\
103a21d0c2cSTsiChung Liew 	"prog=prot off " MK_STR(CONFIG_SYS_FLASH_BASE)	\
104a21d0c2cSTsiChung Liew 	" " MK_STR(CONFIG_SYS_UBOOT_END) ";"		\
105a21d0c2cSTsiChung Liew 	"era " MK_STR(CONFIG_SYS_FLASH_BASE) " "	\
106a21d0c2cSTsiChung Liew 	MK_STR(CONFIG_SYS_UBOOT_END) ";"		\
107a21d0c2cSTsiChung Liew 	"cp.b ${loadaddr} " MK_STR(CONFIG_SYS_FLASH_BASE)	\
108a21d0c2cSTsiChung Liew 	" ${filesize}; save\0"			\
109a21d0c2cSTsiChung Liew 	"updsbf=run loadsbf; run progsbf\0"	\
110a21d0c2cSTsiChung Liew 	"loadsbf=loadb ${loadaddr} ${baudrate};"	\
111a21d0c2cSTsiChung Liew 	"loadb " MK_STR(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0"	\
112a21d0c2cSTsiChung Liew 	"progsbf=sf probe 0:2 10000 1;"		\
113a21d0c2cSTsiChung Liew 	"sf erase 0 30000;"			\
114a21d0c2cSTsiChung Liew 	"sf write ${loadaddr} 0 30000;"		\
115a21d0c2cSTsiChung Liew 	""
116a21d0c2cSTsiChung Liew #endif
1171552af70STsiChungLiew 
11844e5b9edSTsiChung Liew #define CONFIG_BOOTDELAY		3	/* autoboot after 3 seconds */
1191552af70STsiChungLiew /* LCD */
1201552af70STsiChungLiew #ifdef CONFIG_CMD_BMP
1211552af70STsiChungLiew #define CONFIG_LCD
1221552af70STsiChungLiew #define CONFIG_SPLASH_SCREEN
1231552af70STsiChungLiew #define CONFIG_LCD_LOGO
1241552af70STsiChungLiew #define CONFIG_SHARP_LQ035Q7DH06
1251552af70STsiChungLiew #endif
1261552af70STsiChungLiew 
1271552af70STsiChungLiew /* USB */
1281552af70STsiChungLiew #ifdef CONFIG_CMD_USB
1291552af70STsiChungLiew #define CONFIG_USB_EHCI
1301552af70STsiChungLiew #define CONFIG_USB_STORAGE
1311552af70STsiChungLiew #define CONFIG_DOS_PARTITION
1321552af70STsiChungLiew #define CONFIG_MAC_PARTITION
1331552af70STsiChungLiew #define CONFIG_ISO_PARTITION
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EHCI_REGS_BASE	0xFC0B0000
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EHCI_CPU_INIT
1361552af70STsiChungLiew #endif
1371552af70STsiChungLiew 
1381552af70STsiChungLiew /* Realtime clock */
1391552af70STsiChungLiew #define CONFIG_MCFRTC
1401552af70STsiChungLiew #undef RTC_DEBUG
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RTC_OSCILLATOR	(32 * CONFIG_SYS_HZ)
1421552af70STsiChungLiew 
1431552af70STsiChungLiew /* Timer */
1441552af70STsiChungLiew #define CONFIG_MCFTMR
1451552af70STsiChungLiew #undef CONFIG_MCFPIT
1461552af70STsiChungLiew 
1471552af70STsiChungLiew /* I2c */
1481552af70STsiChungLiew #define CONFIG_FSL_I2C
1491552af70STsiChungLiew #define CONFIG_HARD_I2C		/* I2C with hardware support */
1501552af70STsiChungLiew #undef	CONFIG_SOFT_I2C		/* I2C bit-banged               */
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED		80000	/* I2C speed and slave address  */
1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE		0x7F
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET		0x58000
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR			CONFIG_SYS_MBAR
1551552af70STsiChungLiew 
156a21d0c2cSTsiChung Liew /* DSPI and Serial Flash */
157ee0a8462STsiChung Liew #define CONFIG_CF_SPI
158a21d0c2cSTsiChung Liew #define CONFIG_CF_DSPI
159a21d0c2cSTsiChung Liew #define CONFIG_HARD_SPI
160a21d0c2cSTsiChung Liew #define CONFIG_SYS_SBFHDR_SIZE		0x7
161a21d0c2cSTsiChung Liew #ifdef CONFIG_CMD_SPI
162a21d0c2cSTsiChung Liew #	define CONFIG_SYS_DSPI_CS2
163a21d0c2cSTsiChung Liew #	define CONFIG_SPI_FLASH
164a21d0c2cSTsiChung Liew #	define CONFIG_SPI_FLASH_STMICRO
165a21d0c2cSTsiChung Liew 
166ee0a8462STsiChung Liew #	define CONFIG_SYS_DSPI_CTAR0	(DSPI_CTAR_TRSZ(7) | \
167ee0a8462STsiChung Liew 					 DSPI_CTAR_PCSSCK_1CLK | \
168ee0a8462STsiChung Liew 					 DSPI_CTAR_PASC(0) | \
169ee0a8462STsiChung Liew 					 DSPI_CTAR_PDT(0) | \
170ee0a8462STsiChung Liew 					 DSPI_CTAR_CSSCK(0) | \
171ee0a8462STsiChung Liew 					 DSPI_CTAR_ASC(0) | \
172ee0a8462STsiChung Liew 					 DSPI_CTAR_DT(1))
173a21d0c2cSTsiChung Liew #endif
174a21d0c2cSTsiChung Liew 
1751552af70STsiChungLiew /* Input, PCI, Flexbus, and VCO */
1761552af70STsiChungLiew #define CONFIG_EXTRA_CLOCK
1771552af70STsiChungLiew 
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INPUT_CLKSRC	16000000
1791552af70STsiChungLiew 
180a21d0c2cSTsiChung Liew #define CONFIG_PRAM		2048	/* 2048 KB */
1811552af70STsiChungLiew 
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"-> "
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
1841552af70STsiChungLiew 
1851552af70STsiChungLiew #if defined(CONFIG_CMD_KGDB)
1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
1871552af70STsiChungLiew #else
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
1891552af70STsiChungLiew #endif
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
1931552af70STsiChungLiew 
1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_SDRAM_BASE + 0x10000)
1951552af70STsiChungLiew 
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000
1971552af70STsiChungLiew 
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0xFC000000
1991552af70STsiChungLiew 
2001552af70STsiChungLiew /*
2011552af70STsiChungLiew  * Low Level Configuration Settings
2021552af70STsiChungLiew  * (address mappings, register initial values, etc.)
2031552af70STsiChungLiew  * You should know what you are doing if you make changes here.
2041552af70STsiChungLiew  */
2051552af70STsiChungLiew 
206a21d0c2cSTsiChung Liew /*
2071552af70STsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
2081552af70STsiChungLiew  */
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END		0x8000	/* End of used area in internal SRAM */
211a21d0c2cSTsiChung Liew #define CONFIG_SYS_INIT_RAM_CTRL	0x221
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */
213a21d0c2cSTsiChung Liew #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) - 32)
214a21d0c2cSTsiChung Liew #define CONFIG_SYS_INIT_SP_OFFSET	(CONFIG_SYS_GBL_DATA_OFFSET - 32)
215a21d0c2cSTsiChung Liew #define CONFIG_SYS_SBFHDR_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - 32)
2161552af70STsiChungLiew 
217a21d0c2cSTsiChung Liew /*
2181552af70STsiChungLiew  * Start addresses for the final memory configuration
2191552af70STsiChungLiew  * (Set up by the startup code)
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
2211552af70STsiChungLiew  */
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x40000000
2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		64	/* SDRAM size in MB */
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1		0x43711630
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x56670000
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL		0xE1092000
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD		0x81810000
2286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE		0x00CD0000
229a21d0c2cSTsiChung Liew #define CONFIG_SYS_SDRAM_DRV_STRENGTH	0x00
2301552af70STsiChungLiew 
2316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
2326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
2331552af70STsiChungLiew 
234a21d0c2cSTsiChung Liew #ifdef CONFIG_CF_SBF
235a21d0c2cSTsiChung Liew #	define CONFIG_SYS_MONITOR_BASE	(TEXT_BASE + 0x400)
236a21d0c2cSTsiChung Liew #else
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
238a21d0c2cSTsiChung Liew #endif
2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
2416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
2421552af70STsiChungLiew 
2431552af70STsiChungLiew /* Initial Memory map for Linux */
2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
245d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
2461552af70STsiChungLiew 
247a21d0c2cSTsiChung Liew /*
248a21d0c2cSTsiChung Liew  * Configuration for environment
2491552af70STsiChungLiew  * Environment is embedded in u-boot in the second sector of the flash
2501552af70STsiChungLiew  */
251a21d0c2cSTsiChung Liew #ifdef CONFIG_CF_SBF
252a21d0c2cSTsiChung Liew #	define CONFIG_ENV_IS_IN_SPI_FLASH
253a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SPI_CS	2
254a21d0c2cSTsiChung Liew #else
2555a1aceb0SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_IS_IN_FLASH	1
256a21d0c2cSTsiChung Liew #endif
2571552af70STsiChungLiew #define CONFIG_ENV_OVERWRITE		1
2581552af70STsiChungLiew 
2591552af70STsiChungLiew /*-----------------------------------------------------------------------
2601552af70STsiChungLiew  * FLASH organization
2611552af70STsiChungLiew  */
262a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_STMICRO_BOOT
263ee0a8462STsiChung Liew #	define CONFIG_SYS_FLASH_BASE	CONFIG_SYS_CS0_BASE
264a21d0c2cSTsiChung Liew #	define CONFIG_ENV_OFFSET	0x30000
265a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SIZE		0x1000
266a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SECT_SIZE	0x10000
267a21d0c2cSTsiChung Liew #endif
268a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_SPANSION_BOOT
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BASE	CONFIG_SYS_CS0_BASE
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH0_BASE	CONFIG_SYS_CS0_BASE
2716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x8000)
272a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SIZE		0x1000
2730e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_SECT_SIZE	0x8000
274a21d0c2cSTsiChung Liew #endif
2751552af70STsiChungLiew 
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
27800b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
279bbf6bbffSTsiChung Liew #	define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1
280bbf6bbffSTsiChung Liew #	define CONFIG_FLASH_SPANSION_S29WS_N	1
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CHECKSUM
287a21d0c2cSTsiChung Liew #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_CS0_BASE }
2881552af70STsiChungLiew #endif
2891552af70STsiChungLiew 
2901552af70STsiChungLiew /*
2911552af70STsiChungLiew  * This is setting for JFFS2 support in u-boot.
2921552af70STsiChungLiew  * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
2931552af70STsiChungLiew  */
2941552af70STsiChungLiew #ifdef CONFIG_CMD_JFFS2
2951552af70STsiChungLiew #	define CONFIG_JFFS2_DEV		"nor0"
2961552af70STsiChungLiew #	define CONFIG_JFFS2_PART_SIZE	(0x01000000 - 0x40000)
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_JFFS2_PART_OFFSET	(CONFIG_SYS_FLASH0_BASE + 0x40000)
2981552af70STsiChungLiew #endif
2991552af70STsiChungLiew 
3001552af70STsiChungLiew /*-----------------------------------------------------------------------
3011552af70STsiChungLiew  * Cache Configuration
3021552af70STsiChungLiew  */
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
3041552af70STsiChungLiew 
305*dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
306*dd9f054eSTsiChung Liew 					 CONFIG_SYS_INIT_RAM_END - 8)
307*dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
308*dd9f054eSTsiChung Liew 					 CONFIG_SYS_INIT_RAM_END - 4)
309*dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV | CF_CACR_INVI)
310*dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
311*dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
312*dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
313*dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CINV | \
314*dd9f054eSTsiChung Liew 					 CF_CACR_DISD | CF_CACR_INVI | \
315*dd9f054eSTsiChung Liew 					 CF_CACR_CEIB | CF_CACR_DCM | \
316*dd9f054eSTsiChung Liew 					 CF_CACR_EUSP)
317*dd9f054eSTsiChung Liew 
3181552af70STsiChungLiew /*-----------------------------------------------------------------------
3191552af70STsiChungLiew  * Memory bank definitions
3201552af70STsiChungLiew  */
3211552af70STsiChungLiew /*
3221552af70STsiChungLiew  * CS0 - NOR Flash
3231552af70STsiChungLiew  * CS1 - Available
3241552af70STsiChungLiew  * CS2 - Available
3251552af70STsiChungLiew  * CS3 - Available
3261552af70STsiChungLiew  * CS4 - Available
3271552af70STsiChungLiew  * CS5 - Available
3281552af70STsiChungLiew  */
3291552af70STsiChungLiew 
330a21d0c2cSTsiChung Liew #ifdef CONFIG_CF_SBF
331a21d0c2cSTsiChung Liew #define CONFIG_SYS_CS0_BASE		0x04000000
332a21d0c2cSTsiChung Liew #define CONFIG_SYS_CS0_MASK		0x00FF0001
333a21d0c2cSTsiChung Liew #define CONFIG_SYS_CS0_CTRL		0x00001FA0
334a21d0c2cSTsiChung Liew #else
3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0x00000000
3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		0x00FF0001
3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00001FA0
338a21d0c2cSTsiChung Liew #endif
3391552af70STsiChungLiew 
3401552af70STsiChungLiew #endif				/* _M52277EVB_H */
341