xref: /rk3399_rockchip-uboot/include/configs/M52277EVB.h (revision 5296cb1d99c1dc52fbfb4f88595c69f097630be8)
11552af70STsiChungLiew /*
21552af70STsiChungLiew  * Configuation settings for the Freescale MCF52277 EVB board.
31552af70STsiChungLiew  *
41552af70STsiChungLiew  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
51552af70STsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
61552af70STsiChungLiew  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
81552af70STsiChungLiew  */
91552af70STsiChungLiew 
101552af70STsiChungLiew /*
111552af70STsiChungLiew  * board/config.h - configuration options, board specific
121552af70STsiChungLiew  */
131552af70STsiChungLiew 
141552af70STsiChungLiew #ifndef _M52277EVB_H
151552af70STsiChungLiew #define _M52277EVB_H
161552af70STsiChungLiew 
171552af70STsiChungLiew /*
181552af70STsiChungLiew  * High Level Configuration Options
191552af70STsiChungLiew  * (easy to change)
201552af70STsiChungLiew  */
211552af70STsiChungLiew #define CONFIG_M52277EVB	/* M52277EVB board */
221552af70STsiChungLiew 
231552af70STsiChungLiew #define CONFIG_MCFUART
246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
251552af70STsiChungLiew #define CONFIG_BAUDRATE			115200
261552af70STsiChungLiew 
271552af70STsiChungLiew #undef CONFIG_WATCHDOG
281552af70STsiChungLiew 
291552af70STsiChungLiew #define CONFIG_TIMESTAMP	/* Print image info with timestamp */
301552af70STsiChungLiew 
311552af70STsiChungLiew /*
321552af70STsiChungLiew  * BOOTP options
331552af70STsiChungLiew  */
341552af70STsiChungLiew #define CONFIG_BOOTP_BOOTFILESIZE
351552af70STsiChungLiew #define CONFIG_BOOTP_BOOTPATH
361552af70STsiChungLiew #define CONFIG_BOOTP_GATEWAY
371552af70STsiChungLiew #define CONFIG_BOOTP_HOSTNAME
381552af70STsiChungLiew 
391552af70STsiChungLiew /* Command line configuration */
401552af70STsiChungLiew #include <config_cmd_default.h>
411552af70STsiChungLiew 
421552af70STsiChungLiew #define CONFIG_CMD_CACHE
431552af70STsiChungLiew #define CONFIG_CMD_DATE
441552af70STsiChungLiew #define CONFIG_CMD_ELF
451552af70STsiChungLiew #define CONFIG_CMD_FLASH
461552af70STsiChungLiew #define CONFIG_CMD_I2C
471552af70STsiChungLiew #define CONFIG_CMD_JFFS2
481552af70STsiChungLiew #define CONFIG_CMD_LOADB
491552af70STsiChungLiew #define CONFIG_CMD_LOADS
501552af70STsiChungLiew #define CONFIG_CMD_MEMORY
511552af70STsiChungLiew #define CONFIG_CMD_MISC
521552af70STsiChungLiew #undef CONFIG_CMD_NET
5390fa92dcSJason Jin #undef CONFIG_CMD_NFS
541552af70STsiChungLiew #define CONFIG_CMD_REGINFO
551552af70STsiChungLiew #undef CONFIG_CMD_USB
561552af70STsiChungLiew #undef CONFIG_CMD_BMP
57a21d0c2cSTsiChung Liew #define CONFIG_CMD_SPI
58a21d0c2cSTsiChung Liew #define CONFIG_CMD_SF
591552af70STsiChungLiew 
601552af70STsiChungLiew #define CONFIG_HOSTNAME			M52277EVB
61a21d0c2cSTsiChung Liew #define CONFIG_SYS_UBOOT_END		0x3FFFF
62a21d0c2cSTsiChung Liew #define	CONFIG_SYS_LOAD_ADDR2		0x40010007
63a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_STMICRO_BOOT
64a21d0c2cSTsiChung Liew /* ST Micro serial flash */
651552af70STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS		\
665368c55dSMarek Vasut 	"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
67a21d0c2cSTsiChung Liew 	"loadaddr=0x40010000\0"			\
68a21d0c2cSTsiChung Liew 	"uboot=u-boot.bin\0"			\
69a21d0c2cSTsiChung Liew 	"load=loadb ${loadaddr} ${baudrate};"	\
705368c55dSMarek Vasut 	"loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0"	\
711552af70STsiChungLiew 	"upd=run load; run prog\0"		\
72a21d0c2cSTsiChung Liew 	"prog=sf probe 0:2 10000 1;"		\
73a21d0c2cSTsiChung Liew 	"sf erase 0 30000;"			\
74a21d0c2cSTsiChung Liew 	"sf write ${loadaddr} 0 30000;"		\
751552af70STsiChungLiew 	"save\0"				\
761552af70STsiChungLiew 	""
77a21d0c2cSTsiChung Liew #endif
78a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_SPANSION_BOOT
79a21d0c2cSTsiChung Liew #define CONFIG_EXTRA_ENV_SETTINGS		\
805368c55dSMarek Vasut 	"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
81a21d0c2cSTsiChung Liew 	"loadaddr=0x40010000\0"			\
82a21d0c2cSTsiChung Liew 	"uboot=u-boot.bin\0"			\
83a21d0c2cSTsiChung Liew 	"load=loadb ${loadaddr} ${baudrate}\0"	\
84a21d0c2cSTsiChung Liew 	"upd=run load; run prog\0"		\
855368c55dSMarek Vasut 	"prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE)	\
865368c55dSMarek Vasut 	" " __stringify(CONFIG_SYS_UBOOT_END) ";"		\
875368c55dSMarek Vasut 	"era " __stringify(CONFIG_SYS_FLASH_BASE) " "		\
885368c55dSMarek Vasut 	__stringify(CONFIG_SYS_UBOOT_END) ";"			\
895368c55dSMarek Vasut 	"cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE)	\
90a21d0c2cSTsiChung Liew 	" ${filesize}; save\0"			\
91a21d0c2cSTsiChung Liew 	"updsbf=run loadsbf; run progsbf\0"	\
92a21d0c2cSTsiChung Liew 	"loadsbf=loadb ${loadaddr} ${baudrate};"	\
935368c55dSMarek Vasut 	"loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0"	\
94a21d0c2cSTsiChung Liew 	"progsbf=sf probe 0:2 10000 1;"		\
95a21d0c2cSTsiChung Liew 	"sf erase 0 30000;"			\
96a21d0c2cSTsiChung Liew 	"sf write ${loadaddr} 0 30000;"		\
97a21d0c2cSTsiChung Liew 	""
98a21d0c2cSTsiChung Liew #endif
991552af70STsiChungLiew 
10044e5b9edSTsiChung Liew #define CONFIG_BOOTDELAY		3	/* autoboot after 3 seconds */
1011552af70STsiChungLiew /* LCD */
1021552af70STsiChungLiew #ifdef CONFIG_CMD_BMP
1031552af70STsiChungLiew #define CONFIG_LCD
1041552af70STsiChungLiew #define CONFIG_SPLASH_SCREEN
1051552af70STsiChungLiew #define CONFIG_LCD_LOGO
1061552af70STsiChungLiew #define CONFIG_SHARP_LQ035Q7DH06
1071552af70STsiChungLiew #endif
1081552af70STsiChungLiew 
1091552af70STsiChungLiew /* USB */
1101552af70STsiChungLiew #ifdef CONFIG_CMD_USB
1111552af70STsiChungLiew #define CONFIG_USB_EHCI
1121552af70STsiChungLiew #define CONFIG_USB_STORAGE
1131552af70STsiChungLiew #define CONFIG_DOS_PARTITION
1141552af70STsiChungLiew #define CONFIG_MAC_PARTITION
1151552af70STsiChungLiew #define CONFIG_ISO_PARTITION
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EHCI_REGS_BASE	0xFC0B0000
1176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EHCI_CPU_INIT
1181552af70STsiChungLiew #endif
1191552af70STsiChungLiew 
1201552af70STsiChungLiew /* Realtime clock */
1211552af70STsiChungLiew #define CONFIG_MCFRTC
1221552af70STsiChungLiew #undef RTC_DEBUG
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RTC_OSCILLATOR	(32 * CONFIG_SYS_HZ)
1241552af70STsiChungLiew 
1251552af70STsiChungLiew /* Timer */
1261552af70STsiChungLiew #define CONFIG_MCFTMR
1271552af70STsiChungLiew #undef CONFIG_MCFPIT
1281552af70STsiChungLiew 
1291552af70STsiChungLiew /* I2c */
13000f792e0SHeiko Schocher #define CONFIG_SYS_I2C
13100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
13200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	80000
13300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
13400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x58000
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR			CONFIG_SYS_MBAR
1361552af70STsiChungLiew 
137a21d0c2cSTsiChung Liew /* DSPI and Serial Flash */
138ee0a8462STsiChung Liew #define CONFIG_CF_SPI
139a21d0c2cSTsiChung Liew #define CONFIG_CF_DSPI
140a21d0c2cSTsiChung Liew #define CONFIG_HARD_SPI
141a21d0c2cSTsiChung Liew #define CONFIG_SYS_SBFHDR_SIZE		0x7
142a21d0c2cSTsiChung Liew #ifdef CONFIG_CMD_SPI
143a21d0c2cSTsiChung Liew #	define CONFIG_SYS_DSPI_CS2
144a21d0c2cSTsiChung Liew #	define CONFIG_SPI_FLASH
145a21d0c2cSTsiChung Liew #	define CONFIG_SPI_FLASH_STMICRO
146a21d0c2cSTsiChung Liew 
147ee0a8462STsiChung Liew #	define CONFIG_SYS_DSPI_CTAR0	(DSPI_CTAR_TRSZ(7) | \
148ee0a8462STsiChung Liew 					 DSPI_CTAR_PCSSCK_1CLK | \
149ee0a8462STsiChung Liew 					 DSPI_CTAR_PASC(0) | \
150ee0a8462STsiChung Liew 					 DSPI_CTAR_PDT(0) | \
151ee0a8462STsiChung Liew 					 DSPI_CTAR_CSSCK(0) | \
152ee0a8462STsiChung Liew 					 DSPI_CTAR_ASC(0) | \
153ee0a8462STsiChung Liew 					 DSPI_CTAR_DT(1))
154a21d0c2cSTsiChung Liew #endif
155a21d0c2cSTsiChung Liew 
1561552af70STsiChungLiew /* Input, PCI, Flexbus, and VCO */
1571552af70STsiChungLiew #define CONFIG_EXTRA_CLOCK
1581552af70STsiChungLiew 
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INPUT_CLKSRC	16000000
1601552af70STsiChungLiew 
161a21d0c2cSTsiChung Liew #define CONFIG_PRAM		2048	/* 2048 KB */
1621552af70STsiChungLiew 
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"-> "
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
1651552af70STsiChungLiew 
1661552af70STsiChungLiew #if defined(CONFIG_CMD_KGDB)
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */
1681552af70STsiChungLiew #else
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
1701552af70STsiChungLiew #endif
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
1726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
1741552af70STsiChungLiew 
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_SDRAM_BASE + 0x10000)
1761552af70STsiChungLiew 
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0xFC000000
1781552af70STsiChungLiew 
1791552af70STsiChungLiew /*
1801552af70STsiChungLiew  * Low Level Configuration Settings
1811552af70STsiChungLiew  * (address mappings, register initial values, etc.)
1821552af70STsiChungLiew  * You should know what you are doing if you make changes here.
1831552af70STsiChungLiew  */
1841552af70STsiChungLiew 
185a21d0c2cSTsiChung Liew /*
1861552af70STsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
1871552af70STsiChungLiew  */
1886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
189553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x8000	/* Size of used area in internal SRAM */
190a21d0c2cSTsiChung Liew #define CONFIG_SYS_INIT_RAM_CTRL	0x221
19125ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
192a21d0c2cSTsiChung Liew #define CONFIG_SYS_INIT_SP_OFFSET	(CONFIG_SYS_GBL_DATA_OFFSET - 32)
193553f0982SWolfgang Denk #define CONFIG_SYS_SBFHDR_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - 32)
1941552af70STsiChungLiew 
195a21d0c2cSTsiChung Liew /*
1961552af70STsiChungLiew  * Start addresses for the final memory configuration
1971552af70STsiChungLiew  * (Set up by the startup code)
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
1991552af70STsiChungLiew  */
2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x40000000
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		64	/* SDRAM size in MB */
2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1		0x43711630
2036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x56670000
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL		0xE1092000
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD		0x81810000
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE		0x00CD0000
207a21d0c2cSTsiChung Liew #define CONFIG_SYS_SDRAM_DRV_STRENGTH	0x00
2081552af70STsiChungLiew 
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
2106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
2111552af70STsiChungLiew 
212a21d0c2cSTsiChung Liew #ifdef CONFIG_CF_SBF
21314d0a02aSWolfgang Denk #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_TEXT_BASE + 0x400)
214a21d0c2cSTsiChung Liew #else
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
216a21d0c2cSTsiChung Liew #endif
2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
2201552af70STsiChungLiew 
2211552af70STsiChungLiew /* Initial Memory map for Linux */
2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
223d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
2241552af70STsiChungLiew 
225a21d0c2cSTsiChung Liew /*
226a21d0c2cSTsiChung Liew  * Configuration for environment
22727f7ae70SJason Jin  * Environment is not embedded in u-boot. First time runing may have env
22827f7ae70SJason Jin  * crc error warning if there is no correct environment on the flash.
2291552af70STsiChungLiew  */
230a21d0c2cSTsiChung Liew #ifdef CONFIG_CF_SBF
231a21d0c2cSTsiChung Liew #	define CONFIG_ENV_IS_IN_SPI_FLASH
232a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SPI_CS	2
233a21d0c2cSTsiChung Liew #else
2345a1aceb0SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_IS_IN_FLASH	1
235a21d0c2cSTsiChung Liew #endif
2361552af70STsiChungLiew #define CONFIG_ENV_OVERWRITE		1
2371552af70STsiChungLiew 
2381552af70STsiChungLiew /*-----------------------------------------------------------------------
2391552af70STsiChungLiew  * FLASH organization
2401552af70STsiChungLiew  */
241a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_STMICRO_BOOT
242ee0a8462STsiChung Liew #	define CONFIG_SYS_FLASH_BASE	CONFIG_SYS_CS0_BASE
24327f7ae70SJason Jin #	define CONFIG_SYS_FLASH0_BASE	CONFIG_SYS_CS0_BASE
244a21d0c2cSTsiChung Liew #	define CONFIG_ENV_OFFSET	0x30000
245a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SIZE		0x1000
246a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SECT_SIZE	0x10000
247a21d0c2cSTsiChung Liew #endif
248a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_SPANSION_BOOT
2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BASE	CONFIG_SYS_CS0_BASE
2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH0_BASE	CONFIG_SYS_CS0_BASE
25127f7ae70SJason Jin #	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x40000)
252a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SIZE		0x1000
2530e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_SECT_SIZE	0x8000
254a21d0c2cSTsiChung Liew #endif
2551552af70STsiChungLiew 
2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
25800b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
259bbf6bbffSTsiChung Liew #	define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1
260bbf6bbffSTsiChung Liew #	define CONFIG_FLASH_SPANSION_S29WS_N	1
2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CHECKSUM
267a21d0c2cSTsiChung Liew #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_CS0_BASE }
2681552af70STsiChungLiew #endif
2691552af70STsiChungLiew 
270*5296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \
271*5296cb1dSangelo@sysam.it         arch/m68k/cpu/mcf5227x/built-in.o   (.text*) \
272*5296cb1dSangelo@sysam.it 	arch/m68k/lib/built-in.o            (.text*)
273*5296cb1dSangelo@sysam.it 
2741552af70STsiChungLiew /*
2751552af70STsiChungLiew  * This is setting for JFFS2 support in u-boot.
2761552af70STsiChungLiew  * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
2771552af70STsiChungLiew  */
2781552af70STsiChungLiew #ifdef CONFIG_CMD_JFFS2
2791552af70STsiChungLiew #	define CONFIG_JFFS2_DEV		"nor0"
2801552af70STsiChungLiew #	define CONFIG_JFFS2_PART_SIZE	(0x01000000 - 0x40000)
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_JFFS2_PART_OFFSET	(CONFIG_SYS_FLASH0_BASE + 0x40000)
2821552af70STsiChungLiew #endif
2831552af70STsiChungLiew 
2841552af70STsiChungLiew /*-----------------------------------------------------------------------
2851552af70STsiChungLiew  * Cache Configuration
2861552af70STsiChungLiew  */
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
2881552af70STsiChungLiew 
289dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
290553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
291dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
292553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
293dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV | CF_CACR_INVI)
294dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
295dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
296dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
297dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CINV | \
298dd9f054eSTsiChung Liew 					 CF_CACR_DISD | CF_CACR_INVI | \
299dd9f054eSTsiChung Liew 					 CF_CACR_CEIB | CF_CACR_DCM | \
300dd9f054eSTsiChung Liew 					 CF_CACR_EUSP)
301dd9f054eSTsiChung Liew 
3021552af70STsiChungLiew /*-----------------------------------------------------------------------
3031552af70STsiChungLiew  * Memory bank definitions
3041552af70STsiChungLiew  */
3051552af70STsiChungLiew /*
3061552af70STsiChungLiew  * CS0 - NOR Flash
3071552af70STsiChungLiew  * CS1 - Available
3081552af70STsiChungLiew  * CS2 - Available
3091552af70STsiChungLiew  * CS3 - Available
3101552af70STsiChungLiew  * CS4 - Available
3111552af70STsiChungLiew  * CS5 - Available
3121552af70STsiChungLiew  */
3131552af70STsiChungLiew 
314a21d0c2cSTsiChung Liew #ifdef CONFIG_CF_SBF
315a21d0c2cSTsiChung Liew #define CONFIG_SYS_CS0_BASE		0x04000000
316a21d0c2cSTsiChung Liew #define CONFIG_SYS_CS0_MASK		0x00FF0001
317a21d0c2cSTsiChung Liew #define CONFIG_SYS_CS0_CTRL		0x00001FA0
318a21d0c2cSTsiChung Liew #else
3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0x00000000
3206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		0x00FF0001
3216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00001FA0
322a21d0c2cSTsiChung Liew #endif
3231552af70STsiChungLiew 
3241552af70STsiChungLiew #endif				/* _M52277EVB_H */
325