xref: /rk3399_rockchip-uboot/include/configs/M52277EVB.h (revision 845f53cfd39d4fdfc363cc538eb062d78823ad7f)
11552af70STsiChungLiew /*
21552af70STsiChungLiew  * Configuation settings for the Freescale MCF52277 EVB board.
31552af70STsiChungLiew  *
41552af70STsiChungLiew  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
51552af70STsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
61552af70STsiChungLiew  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
81552af70STsiChungLiew  */
91552af70STsiChungLiew 
101552af70STsiChungLiew /*
111552af70STsiChungLiew  * board/config.h - configuration options, board specific
121552af70STsiChungLiew  */
131552af70STsiChungLiew 
141552af70STsiChungLiew #ifndef _M52277EVB_H
151552af70STsiChungLiew #define _M52277EVB_H
161552af70STsiChungLiew 
171552af70STsiChungLiew /*
181552af70STsiChungLiew  * High Level Configuration Options
191552af70STsiChungLiew  * (easy to change)
201552af70STsiChungLiew  */
211552af70STsiChungLiew #define CONFIG_M52277EVB	/* M52277EVB board */
221552af70STsiChungLiew 
231552af70STsiChungLiew #define CONFIG_MCFUART
246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_UART_PORT		(0)
251552af70STsiChungLiew 
261552af70STsiChungLiew #undef CONFIG_WATCHDOG
271552af70STsiChungLiew 
281552af70STsiChungLiew #define CONFIG_TIMESTAMP	/* Print image info with timestamp */
291552af70STsiChungLiew 
301552af70STsiChungLiew /*
311552af70STsiChungLiew  * BOOTP options
321552af70STsiChungLiew  */
331552af70STsiChungLiew #define CONFIG_BOOTP_BOOTFILESIZE
341552af70STsiChungLiew #define CONFIG_BOOTP_BOOTPATH
351552af70STsiChungLiew #define CONFIG_BOOTP_GATEWAY
361552af70STsiChungLiew #define CONFIG_BOOTP_HOSTNAME
371552af70STsiChungLiew 
381552af70STsiChungLiew #define CONFIG_HOSTNAME			M52277EVB
39a21d0c2cSTsiChung Liew #define CONFIG_SYS_UBOOT_END		0x3FFFF
40a21d0c2cSTsiChung Liew #define	CONFIG_SYS_LOAD_ADDR2		0x40010007
41a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_STMICRO_BOOT
42a21d0c2cSTsiChung Liew /* ST Micro serial flash */
431552af70STsiChungLiew #define CONFIG_EXTRA_ENV_SETTINGS		\
445368c55dSMarek Vasut 	"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
45a21d0c2cSTsiChung Liew 	"loadaddr=0x40010000\0"			\
46a21d0c2cSTsiChung Liew 	"uboot=u-boot.bin\0"			\
47a21d0c2cSTsiChung Liew 	"load=loadb ${loadaddr} ${baudrate};"	\
485368c55dSMarek Vasut 	"loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0"	\
491552af70STsiChungLiew 	"upd=run load; run prog\0"		\
50a21d0c2cSTsiChung Liew 	"prog=sf probe 0:2 10000 1;"		\
51a21d0c2cSTsiChung Liew 	"sf erase 0 30000;"			\
52a21d0c2cSTsiChung Liew 	"sf write ${loadaddr} 0 30000;"		\
531552af70STsiChungLiew 	"save\0"				\
541552af70STsiChungLiew 	""
55a21d0c2cSTsiChung Liew #endif
56a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_SPANSION_BOOT
57a21d0c2cSTsiChung Liew #define CONFIG_EXTRA_ENV_SETTINGS		\
585368c55dSMarek Vasut 	"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
59a21d0c2cSTsiChung Liew 	"loadaddr=0x40010000\0"			\
60a21d0c2cSTsiChung Liew 	"uboot=u-boot.bin\0"			\
61a21d0c2cSTsiChung Liew 	"load=loadb ${loadaddr} ${baudrate}\0"	\
62a21d0c2cSTsiChung Liew 	"upd=run load; run prog\0"		\
635368c55dSMarek Vasut 	"prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE)	\
645368c55dSMarek Vasut 	" " __stringify(CONFIG_SYS_UBOOT_END) ";"		\
655368c55dSMarek Vasut 	"era " __stringify(CONFIG_SYS_FLASH_BASE) " "		\
665368c55dSMarek Vasut 	__stringify(CONFIG_SYS_UBOOT_END) ";"			\
675368c55dSMarek Vasut 	"cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE)	\
68a21d0c2cSTsiChung Liew 	" ${filesize}; save\0"			\
69a21d0c2cSTsiChung Liew 	"updsbf=run loadsbf; run progsbf\0"	\
70a21d0c2cSTsiChung Liew 	"loadsbf=loadb ${loadaddr} ${baudrate};"	\
715368c55dSMarek Vasut 	"loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0"	\
72a21d0c2cSTsiChung Liew 	"progsbf=sf probe 0:2 10000 1;"		\
73a21d0c2cSTsiChung Liew 	"sf erase 0 30000;"			\
74a21d0c2cSTsiChung Liew 	"sf write ${loadaddr} 0 30000;"		\
75a21d0c2cSTsiChung Liew 	""
76a21d0c2cSTsiChung Liew #endif
771552af70STsiChungLiew 
781552af70STsiChungLiew /* LCD */
791552af70STsiChungLiew #ifdef CONFIG_CMD_BMP
801552af70STsiChungLiew #define CONFIG_SPLASH_SCREEN
811552af70STsiChungLiew #define CONFIG_LCD_LOGO
821552af70STsiChungLiew #define CONFIG_SHARP_LQ035Q7DH06
831552af70STsiChungLiew #endif
841552af70STsiChungLiew 
851552af70STsiChungLiew /* USB */
861552af70STsiChungLiew #ifdef CONFIG_CMD_USB
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EHCI_REGS_BASE	0xFC0B0000
886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_EHCI_CPU_INIT
891552af70STsiChungLiew #endif
901552af70STsiChungLiew 
911552af70STsiChungLiew /* Realtime clock */
921552af70STsiChungLiew #define CONFIG_MCFRTC
931552af70STsiChungLiew #undef RTC_DEBUG
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RTC_OSCILLATOR	(32 * CONFIG_SYS_HZ)
951552af70STsiChungLiew 
961552af70STsiChungLiew /* Timer */
971552af70STsiChungLiew #define CONFIG_MCFTMR
981552af70STsiChungLiew #undef CONFIG_MCFPIT
991552af70STsiChungLiew 
1001552af70STsiChungLiew /* I2c */
10100f792e0SHeiko Schocher #define CONFIG_SYS_I2C
10200f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
10300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	80000
10400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
10500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x58000
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR			CONFIG_SYS_MBAR
1071552af70STsiChungLiew 
108a21d0c2cSTsiChung Liew /* DSPI and Serial Flash */
109a21d0c2cSTsiChung Liew #define CONFIG_CF_DSPI
110a21d0c2cSTsiChung Liew #define CONFIG_HARD_SPI
111a21d0c2cSTsiChung Liew #define CONFIG_SYS_SBFHDR_SIZE		0x7
112a21d0c2cSTsiChung Liew #ifdef CONFIG_CMD_SPI
113a21d0c2cSTsiChung Liew #	define CONFIG_SYS_DSPI_CS2
114a21d0c2cSTsiChung Liew 
115ee0a8462STsiChung Liew #	define CONFIG_SYS_DSPI_CTAR0	(DSPI_CTAR_TRSZ(7) | \
116ee0a8462STsiChung Liew 					 DSPI_CTAR_PCSSCK_1CLK | \
117ee0a8462STsiChung Liew 					 DSPI_CTAR_PASC(0) | \
118ee0a8462STsiChung Liew 					 DSPI_CTAR_PDT(0) | \
119ee0a8462STsiChung Liew 					 DSPI_CTAR_CSSCK(0) | \
120ee0a8462STsiChung Liew 					 DSPI_CTAR_ASC(0) | \
121ee0a8462STsiChung Liew 					 DSPI_CTAR_DT(1))
122a21d0c2cSTsiChung Liew #endif
123a21d0c2cSTsiChung Liew 
1241552af70STsiChungLiew /* Input, PCI, Flexbus, and VCO */
1251552af70STsiChungLiew #define CONFIG_EXTRA_CLOCK
1261552af70STsiChungLiew 
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INPUT_CLKSRC	16000000
1281552af70STsiChungLiew 
129a21d0c2cSTsiChung Liew #define CONFIG_PRAM		2048	/* 2048 KB */
1301552af70STsiChungLiew 
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
1321552af70STsiChungLiew 
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_SDRAM_BASE + 0x10000)
1341552af70STsiChungLiew 
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MBAR		0xFC000000
1361552af70STsiChungLiew 
1371552af70STsiChungLiew /*
1381552af70STsiChungLiew  * Low Level Configuration Settings
1391552af70STsiChungLiew  * (address mappings, register initial values, etc.)
1401552af70STsiChungLiew  * You should know what you are doing if you make changes here.
1411552af70STsiChungLiew  */
1421552af70STsiChungLiew 
143a21d0c2cSTsiChung Liew /*
1441552af70STsiChungLiew  * Definitions for initial stack pointer and data area (in DPRAM)
1451552af70STsiChungLiew  */
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
147553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE		0x8000	/* Size of used area in internal SRAM */
148a21d0c2cSTsiChung Liew #define CONFIG_SYS_INIT_RAM_CTRL	0x221
14925ddd1fbSWolfgang Denk #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
150a21d0c2cSTsiChung Liew #define CONFIG_SYS_INIT_SP_OFFSET	(CONFIG_SYS_GBL_DATA_OFFSET - 32)
151553f0982SWolfgang Denk #define CONFIG_SYS_SBFHDR_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - 32)
1521552af70STsiChungLiew 
153a21d0c2cSTsiChung Liew /*
1541552af70STsiChungLiew  * Start addresses for the final memory configuration
1551552af70STsiChungLiew  * (Set up by the startup code)
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
1571552af70STsiChungLiew  */
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x40000000
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		64	/* SDRAM size in MB */
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG1		0x43711630
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CFG2		0x56670000
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_CTRL		0xE1092000
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_EMOD		0x81810000
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_MODE		0x00CD0000
165a21d0c2cSTsiChung Liew #define CONFIG_SYS_SDRAM_DRV_STRENGTH	0x00
1661552af70STsiChungLiew 
1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
1691552af70STsiChungLiew 
170a21d0c2cSTsiChung Liew #ifdef CONFIG_CF_SBF
17114d0a02aSWolfgang Denk #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_TEXT_BASE + 0x400)
172a21d0c2cSTsiChung Liew #else
1736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
174a21d0c2cSTsiChung Liew #endif
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
1781552af70STsiChungLiew 
1791552af70STsiChungLiew /* Initial Memory map for Linux */
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
181d6e4baf4STsiChung Liew #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
1821552af70STsiChungLiew 
183a21d0c2cSTsiChung Liew /*
184a21d0c2cSTsiChung Liew  * Configuration for environment
18527f7ae70SJason Jin  * Environment is not embedded in u-boot. First time runing may have env
18627f7ae70SJason Jin  * crc error warning if there is no correct environment on the flash.
1871552af70STsiChungLiew  */
188a21d0c2cSTsiChung Liew #ifdef CONFIG_CF_SBF
189a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SPI_CS	2
190a21d0c2cSTsiChung Liew #endif
1911552af70STsiChungLiew #define CONFIG_ENV_OVERWRITE		1
1921552af70STsiChungLiew 
1931552af70STsiChungLiew /*-----------------------------------------------------------------------
1941552af70STsiChungLiew  * FLASH organization
1951552af70STsiChungLiew  */
196a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_STMICRO_BOOT
197ee0a8462STsiChung Liew #	define CONFIG_SYS_FLASH_BASE	CONFIG_SYS_CS0_BASE
19827f7ae70SJason Jin #	define CONFIG_SYS_FLASH0_BASE	CONFIG_SYS_CS0_BASE
199a21d0c2cSTsiChung Liew #	define CONFIG_ENV_OFFSET	0x30000
200a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SIZE		0x1000
201a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SECT_SIZE	0x10000
202a21d0c2cSTsiChung Liew #endif
203a21d0c2cSTsiChung Liew #ifdef CONFIG_SYS_SPANSION_BOOT
2046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_BASE	CONFIG_SYS_CS0_BASE
2056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH0_BASE	CONFIG_SYS_CS0_BASE
20627f7ae70SJason Jin #	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x40000)
207a21d0c2cSTsiChung Liew #	define CONFIG_ENV_SIZE		0x1000
2080e8d1586SJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_ENV_SECT_SIZE	0x8000
209a21d0c2cSTsiChung Liew #endif
2101552af70STsiChungLiew 
2116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI
21300b1883aSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_FLASH_CFI_DRIVER	1
214bbf6bbffSTsiChung Liew #	define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1
215bbf6bbffSTsiChung Liew #	define CONFIG_FLASH_SPANSION_S29WS_N	1
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
2186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
2196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
2216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_SYS_FLASH_CHECKSUM
222a21d0c2cSTsiChung Liew #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_CS0_BASE }
2231552af70STsiChungLiew #endif
2241552af70STsiChungLiew 
225*5296cb1dSangelo@sysam.it #define LDS_BOARD_TEXT \
226*5296cb1dSangelo@sysam.it         arch/m68k/cpu/mcf5227x/built-in.o   (.text*) \
227*5296cb1dSangelo@sysam.it 	arch/m68k/lib/built-in.o            (.text*)
228*5296cb1dSangelo@sysam.it 
2291552af70STsiChungLiew /*
2301552af70STsiChungLiew  * This is setting for JFFS2 support in u-boot.
2311552af70STsiChungLiew  * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
2321552af70STsiChungLiew  */
2331552af70STsiChungLiew #ifdef CONFIG_CMD_JFFS2
2341552af70STsiChungLiew #	define CONFIG_JFFS2_DEV		"nor0"
2351552af70STsiChungLiew #	define CONFIG_JFFS2_PART_SIZE	(0x01000000 - 0x40000)
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #	define CONFIG_JFFS2_PART_OFFSET	(CONFIG_SYS_FLASH0_BASE + 0x40000)
2371552af70STsiChungLiew #endif
2381552af70STsiChungLiew 
2391552af70STsiChungLiew /*-----------------------------------------------------------------------
2401552af70STsiChungLiew  * Cache Configuration
2411552af70STsiChungLiew  */
2426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CACHELINE_SIZE	16
2431552af70STsiChungLiew 
244dd9f054eSTsiChung Liew #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
245553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
246dd9f054eSTsiChung Liew #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
247553f0982SWolfgang Denk 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
248dd9f054eSTsiChung Liew #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV | CF_CACR_INVI)
249dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
250dd9f054eSTsiChung Liew 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
251dd9f054eSTsiChung Liew 					 CF_ACR_EN | CF_ACR_SM_ALL)
252dd9f054eSTsiChung Liew #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CINV | \
253dd9f054eSTsiChung Liew 					 CF_CACR_DISD | CF_CACR_INVI | \
254dd9f054eSTsiChung Liew 					 CF_CACR_CEIB | CF_CACR_DCM | \
255dd9f054eSTsiChung Liew 					 CF_CACR_EUSP)
256dd9f054eSTsiChung Liew 
2571552af70STsiChungLiew /*-----------------------------------------------------------------------
2581552af70STsiChungLiew  * Memory bank definitions
2591552af70STsiChungLiew  */
2601552af70STsiChungLiew /*
2611552af70STsiChungLiew  * CS0 - NOR Flash
2621552af70STsiChungLiew  * CS1 - Available
2631552af70STsiChungLiew  * CS2 - Available
2641552af70STsiChungLiew  * CS3 - Available
2651552af70STsiChungLiew  * CS4 - Available
2661552af70STsiChungLiew  * CS5 - Available
2671552af70STsiChungLiew  */
2681552af70STsiChungLiew 
269a21d0c2cSTsiChung Liew #ifdef CONFIG_CF_SBF
270a21d0c2cSTsiChung Liew #define CONFIG_SYS_CS0_BASE		0x04000000
271a21d0c2cSTsiChung Liew #define CONFIG_SYS_CS0_MASK		0x00FF0001
272a21d0c2cSTsiChung Liew #define CONFIG_SYS_CS0_CTRL		0x00001FA0
273a21d0c2cSTsiChung Liew #else
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_BASE		0x00000000
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_MASK		0x00FF0001
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CS0_CTRL		0x00001FA0
277a21d0c2cSTsiChung Liew #endif
2781552af70STsiChungLiew 
2791552af70STsiChungLiew #endif				/* _M52277EVB_H */
280