1bf9a5215STsiChung Liew /* 2bf9a5215STsiChung Liew * Configuation settings for the Freescale MCF5208EVBe. 3bf9a5215STsiChung Liew * 4bf9a5215STsiChung Liew * Copyright (C) 2004-2008 Freescale Semiconductor, Inc. 5bf9a5215STsiChung Liew * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6bf9a5215STsiChung Liew * 7bf9a5215STsiChung Liew * See file CREDITS for list of people who contributed to this 8bf9a5215STsiChung Liew * project. 9bf9a5215STsiChung Liew * 10bf9a5215STsiChung Liew * This program is free software; you can redistribute it and/or 11bf9a5215STsiChung Liew * modify it under the terms of the GNU General Public License as 12bf9a5215STsiChung Liew * published by the Free Software Foundation; either version 2 of 13bf9a5215STsiChung Liew * the License, or (at your option) any later version. 14bf9a5215STsiChung Liew * 15bf9a5215STsiChung Liew * This program is distributed in the hope that it will be useful, 16bf9a5215STsiChung Liew * but WITHOUT ANY WARRANTY; without even the implied warranty of 17bf9a5215STsiChung Liew * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18bf9a5215STsiChung Liew * GNU General Public License for more details. 19bf9a5215STsiChung Liew * 20bf9a5215STsiChung Liew * You should have received a copy of the GNU General Public License 21bf9a5215STsiChung Liew * along with this program; if not, write to the Free Software 22bf9a5215STsiChung Liew * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23bf9a5215STsiChung Liew * MA 02111-1307 USA 24bf9a5215STsiChung Liew */ 25bf9a5215STsiChung Liew 26bf9a5215STsiChung Liew #ifndef _M5208EVBE_H 27bf9a5215STsiChung Liew #define _M5208EVBE_H 28bf9a5215STsiChung Liew 29bf9a5215STsiChung Liew /* 30bf9a5215STsiChung Liew * High Level Configuration Options 31bf9a5215STsiChung Liew * (easy to change) 32bf9a5215STsiChung Liew */ 33bf9a5215STsiChung Liew #define CONFIG_MCF520x /* define processor family */ 34bf9a5215STsiChung Liew #define CONFIG_M5208 /* define processor type */ 35bf9a5215STsiChung Liew 36bf9a5215STsiChung Liew #define CONFIG_MCFUART 37bf9a5215STsiChung Liew #define CONFIG_SYS_UART_PORT (0) 38bf9a5215STsiChung Liew #define CONFIG_BAUDRATE 115200 39bf9a5215STsiChung Liew #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 } 40bf9a5215STsiChung Liew 41bf9a5215STsiChung Liew #undef CONFIG_WATCHDOG 42bf9a5215STsiChung Liew #define CONFIG_WATCHDOG_TIMEOUT 5000 43bf9a5215STsiChung Liew 44bf9a5215STsiChung Liew /* Command line configuration */ 45bf9a5215STsiChung Liew #include <config_cmd_default.h> 46bf9a5215STsiChung Liew 47bf9a5215STsiChung Liew #define CONFIG_CMD_CACHE 48bf9a5215STsiChung Liew #define CONFIG_CMD_ELF 49bf9a5215STsiChung Liew #define CONFIG_CMD_FLASH 50bf9a5215STsiChung Liew #undef CONFIG_CMD_I2C 51bf9a5215STsiChung Liew #define CONFIG_CMD_MEMORY 52bf9a5215STsiChung Liew #define CONFIG_CMD_MISC 53bf9a5215STsiChung Liew #define CONFIG_CMD_MII 54bf9a5215STsiChung Liew #define CONFIG_CMD_NET 55bf9a5215STsiChung Liew #define CONFIG_CMD_PING 56bf9a5215STsiChung Liew #define CONFIG_CMD_REGINFO 57bf9a5215STsiChung Liew 58bf9a5215STsiChung Liew #define CONFIG_MCFFEC 59bf9a5215STsiChung Liew #ifdef CONFIG_MCFFEC 60bf9a5215STsiChung Liew # define CONFIG_NET_MULTI 1 61bf9a5215STsiChung Liew # define CONFIG_MII 1 62bf9a5215STsiChung Liew # define CONFIG_MII_INIT 1 63bf9a5215STsiChung Liew # define CONFIG_SYS_DISCOVER_PHY 64bf9a5215STsiChung Liew # define CONFIG_SYS_RX_ETH_BUFFER 8 65bf9a5215STsiChung Liew # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 66bf9a5215STsiChung Liew # define CONFIG_HAS_ETH1 67bf9a5215STsiChung Liew 68bf9a5215STsiChung Liew # define CONFIG_SYS_FEC0_PINMUX 0 69bf9a5215STsiChung Liew # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE 70bf9a5215STsiChung Liew # define MCFFEC_TOUT_LOOP 50000 71bf9a5215STsiChung Liew /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ 72bf9a5215STsiChung Liew # ifndef CONFIG_SYS_DISCOVER_PHY 73bf9a5215STsiChung Liew # define FECDUPLEX FULL 74bf9a5215STsiChung Liew # define FECSPEED _100BASET 75bf9a5215STsiChung Liew # else 76bf9a5215STsiChung Liew # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN 77bf9a5215STsiChung Liew # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 78bf9a5215STsiChung Liew # endif 79bf9a5215STsiChung Liew # endif /* CONFIG_SYS_DISCOVER_PHY */ 80bf9a5215STsiChung Liew #endif 81bf9a5215STsiChung Liew 82bf9a5215STsiChung Liew /* Timer */ 83bf9a5215STsiChung Liew #define CONFIG_MCFTMR 84bf9a5215STsiChung Liew #undef CONFIG_MCFPIT 85bf9a5215STsiChung Liew 86bf9a5215STsiChung Liew /* I2C */ 87bf9a5215STsiChung Liew #define CONFIG_FSL_I2C 88bf9a5215STsiChung Liew #define CONFIG_HARD_I2C /* I2C with hw support */ 89bf9a5215STsiChung Liew #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 90bf9a5215STsiChung Liew #define CONFIG_SYS_I2C_SPEED 80000 91bf9a5215STsiChung Liew #define CONFIG_SYS_I2C_SLAVE 0x7F 92bf9a5215STsiChung Liew #define CONFIG_SYS_I2C_OFFSET 0x58000 93bf9a5215STsiChung Liew #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 94bf9a5215STsiChung Liew 95bf9a5215STsiChung Liew #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */ 96bf9a5215STsiChung Liew #define CONFIG_UDP_CHECKSUM 97bf9a5215STsiChung Liew 98bf9a5215STsiChung Liew #ifdef CONFIG_MCFFEC 99bf9a5215STsiChung Liew # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60 100bf9a5215STsiChung Liew # define CONFIG_IPADDR 192.162.1.2 101bf9a5215STsiChung Liew # define CONFIG_NETMASK 255.255.255.0 102bf9a5215STsiChung Liew # define CONFIG_SERVERIP 192.162.1.1 103bf9a5215STsiChung Liew # define CONFIG_GATEWAYIP 192.162.1.1 104bf9a5215STsiChung Liew # define CONFIG_OVERWRITE_ETHADDR_ONCE 105bf9a5215STsiChung Liew #endif /* CONFIG_MCFFEC */ 106bf9a5215STsiChung Liew 107bf9a5215STsiChung Liew #define CONFIG_HOSTNAME M5208EVBe 108bf9a5215STsiChung Liew #define CONFIG_EXTRA_ENV_SETTINGS \ 109bf9a5215STsiChung Liew "netdev=eth0\0" \ 110bf9a5215STsiChung Liew "loadaddr=40010000\0" \ 111bf9a5215STsiChung Liew "u-boot=u-boot.bin\0" \ 112bf9a5215STsiChung Liew "load=tftp ${loadaddr) ${u-boot}\0" \ 113bf9a5215STsiChung Liew "upd=run load; run prog\0" \ 114bf9a5215STsiChung Liew "prog=prot off 0 3ffff;" \ 115bf9a5215STsiChung Liew "era 0 3ffff;" \ 116bf9a5215STsiChung Liew "cp.b ${loadaddr} 0 ${filesize};" \ 117bf9a5215STsiChung Liew "save\0" \ 118bf9a5215STsiChung Liew "" 119bf9a5215STsiChung Liew 120bf9a5215STsiChung Liew #define CONFIG_PRAM 512 /* 512 KB */ 121bf9a5215STsiChung Liew #define CONFIG_SYS_PROMPT "-> " 122bf9a5215STsiChung Liew #define CONFIG_SYS_LONGHELP /* undef to save memory */ 123bf9a5215STsiChung Liew 124bf9a5215STsiChung Liew #ifdef CONFIG_CMD_KGDB 125bf9a5215STsiChung Liew # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 126bf9a5215STsiChung Liew #else 127bf9a5215STsiChung Liew # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 128bf9a5215STsiChung Liew #endif 129bf9a5215STsiChung Liew 130bf9a5215STsiChung Liew #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 131bf9a5215STsiChung Liew #define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */ 132bf9a5215STsiChung Liew #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg Buf Sz */ 133bf9a5215STsiChung Liew #define CONFIG_SYS_LOAD_ADDR 0x40010000 134bf9a5215STsiChung Liew 135bf9a5215STsiChung Liew #define CONFIG_SYS_HZ 1000 136bf9a5215STsiChung Liew #define CONFIG_SYS_CLK 166666666 /* CPU Core Clock */ 137bf9a5215STsiChung Liew #define CONFIG_SYS_PLL_ODR 0x36 138bf9a5215STsiChung Liew #define CONFIG_SYS_PLL_FDR 0x7D 139bf9a5215STsiChung Liew 140bf9a5215STsiChung Liew #define CONFIG_SYS_MBAR 0xFC000000 141bf9a5215STsiChung Liew 142bf9a5215STsiChung Liew /* 143bf9a5215STsiChung Liew * Low Level Configuration Settings 144bf9a5215STsiChung Liew * (address mappings, register initial values, etc.) 145bf9a5215STsiChung Liew * You should know what you are doing if you make changes here. 146bf9a5215STsiChung Liew */ 147bf9a5215STsiChung Liew /* Definitions for initial stack pointer and data area (in DPRAM) */ 148bf9a5215STsiChung Liew #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 149bf9a5215STsiChung Liew #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in internal SRAM */ 150bf9a5215STsiChung Liew #define CONFIG_SYS_INIT_RAM_CTRL 0x221 151bf9a5215STsiChung Liew #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ 152bf9a5215STsiChung Liew #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) - 0x10) 153bf9a5215STsiChung Liew #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 154bf9a5215STsiChung Liew 155bf9a5215STsiChung Liew /* 156bf9a5215STsiChung Liew * Start addresses for the final memory configuration 157bf9a5215STsiChung Liew * (Set up by the startup code) 158bf9a5215STsiChung Liew * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 159bf9a5215STsiChung Liew */ 160bf9a5215STsiChung Liew #define CONFIG_SYS_SDRAM_BASE 0x40000000 161*f628e2f7STsiChung Liew #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */ 162bf9a5215STsiChung Liew #define CONFIG_SYS_SDRAM_CFG1 0x43711630 163bf9a5215STsiChung Liew #define CONFIG_SYS_SDRAM_CFG2 0x56670000 164bf9a5215STsiChung Liew #define CONFIG_SYS_SDRAM_CTRL 0xE1002000 165bf9a5215STsiChung Liew #define CONFIG_SYS_SDRAM_EMOD 0x80010000 166bf9a5215STsiChung Liew #define CONFIG_SYS_SDRAM_MODE 0x00CD0000 167bf9a5215STsiChung Liew 168bf9a5215STsiChung Liew #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 169bf9a5215STsiChung Liew #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) 170bf9a5215STsiChung Liew 171bf9a5215STsiChung Liew #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 172bf9a5215STsiChung Liew #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 173bf9a5215STsiChung Liew 174bf9a5215STsiChung Liew #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 175bf9a5215STsiChung Liew #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ 176bf9a5215STsiChung Liew 177bf9a5215STsiChung Liew /* 178bf9a5215STsiChung Liew * For booting Linux, the board info and command line data 179bf9a5215STsiChung Liew * have to be in the first 8 MB of memory, since this is 180bf9a5215STsiChung Liew * the maximum mapped by the Linux kernel during initialization ?? 181bf9a5215STsiChung Liew */ 182bf9a5215STsiChung Liew #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 183bf9a5215STsiChung Liew #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) 184bf9a5215STsiChung Liew 185bf9a5215STsiChung Liew /* FLASH organization */ 186bf9a5215STsiChung Liew #define CONFIG_SYS_FLASH_CFI 187bf9a5215STsiChung Liew #ifdef CONFIG_SYS_FLASH_CFI 188bf9a5215STsiChung Liew # define CONFIG_FLASH_CFI_DRIVER 1 189bf9a5215STsiChung Liew # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */ 190bf9a5215STsiChung Liew # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 191bf9a5215STsiChung Liew # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 192bf9a5215STsiChung Liew # define CONFIG_SYS_MAX_FLASH_SECT 254 /* max number of sectors on one chip */ 193bf9a5215STsiChung Liew # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 194bf9a5215STsiChung Liew #endif 195bf9a5215STsiChung Liew 196bf9a5215STsiChung Liew #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 197bf9a5215STsiChung Liew 198bf9a5215STsiChung Liew /* 199bf9a5215STsiChung Liew * Configuration for environment 200bf9a5215STsiChung Liew * Environment is embedded in u-boot in the second sector of the flash 201bf9a5215STsiChung Liew */ 202bf9a5215STsiChung Liew #define CONFIG_ENV_OFFSET 0x2000 203bf9a5215STsiChung Liew #define CONFIG_ENV_SIZE 0x1000 204bf9a5215STsiChung Liew #define CONFIG_ENV_SECT_SIZE 0x2000 205bf9a5215STsiChung Liew #define CONFIG_ENV_IS_IN_FLASH 1 206bf9a5215STsiChung Liew 207bf9a5215STsiChung Liew /* Cache Configuration */ 208bf9a5215STsiChung Liew #define CONFIG_SYS_CACHELINE_SIZE 16 209bf9a5215STsiChung Liew 210bf9a5215STsiChung Liew /* Chipselect bank definitions */ 211bf9a5215STsiChung Liew /* 212bf9a5215STsiChung Liew * CS0 - NOR Flash 213bf9a5215STsiChung Liew * CS1 - Available 214bf9a5215STsiChung Liew * CS2 - Available 215bf9a5215STsiChung Liew * CS3 - Available 216bf9a5215STsiChung Liew * CS4 - Available 217bf9a5215STsiChung Liew * CS5 - Available 218bf9a5215STsiChung Liew */ 219bf9a5215STsiChung Liew #define CONFIG_SYS_CS0_BASE 0 220bf9a5215STsiChung Liew #define CONFIG_SYS_CS0_MASK 0x007F0001 221bf9a5215STsiChung Liew #define CONFIG_SYS_CS0_CTRL 0x00001FA0 222bf9a5215STsiChung Liew 223bf9a5215STsiChung Liew #endif /* _M5208EVBE_H */ 224